Home
last modified time | relevance | path

Searched refs:lane_width (Results 1 – 10 of 10) sorted by relevance

/Linux-v5.10/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
Dhwmgr_ppt.h97 uint8_t lane_width; member
Dvega20_hwmgr.c3331 uint32_t gen_speed, lane_width, current_gen_speed, current_lane_width; in vega20_print_clock_levels() local
3426 lane_width = data->pcie_width_level1; in vega20_print_clock_levels()
3429 lane_width = pptable->PcieLaneCount[i]; in vega20_print_clock_levels()
3436 (lane_width == 1) ? "x1" : in vega20_print_clock_levels()
3437 (lane_width == 2) ? "x2" : in vega20_print_clock_levels()
3438 (lane_width == 3) ? "x4" : in vega20_print_clock_levels()
3439 (lane_width == 4) ? "x8" : in vega20_print_clock_levels()
3440 (lane_width == 5) ? "x12" : in vega20_print_clock_levels()
3441 (lane_width == 6) ? "x16" : "", in vega20_print_clock_levels()
3444 (current_lane_width == lane_width) ? in vega20_print_clock_levels()
Dprocess_pptables_v1_0.c537 pcie_record->lane_width = le16_to_cpu(atom_pcie_record->usPCIELaneWidth); in get_pcie_table()
577 pcie_record->lane_width = le16_to_cpu(atom_pcie_record->usPCIELaneWidth); in get_pcie_table()
Dvega10_processpptables.c843 pcie_table->entries[i].lane_width = in get_pcie_table()
Dsmu7_hwmgr.c570 pcie_table->entries[i].lane_width)); in smu7_setup_default_pcie_table()
Dvega10_hwmgr.c1274 bios_pcie_table->entries[i].lane_width); in vega10_setup_default_pcie_table()
/Linux-v5.10/drivers/gpu/drm/amd/pm/swsmu/smu11/
Dnavi10_ppt.c927 uint32_t gen_speed, lane_width; in navi10_print_clk_levels() local
984 lane_width = smu_v11_0_get_current_pcie_link_width_level(smu); in navi10_print_clk_levels()
999 (lane_width == dpm_context->dpm_tables.pcie_table.pcie_lane[i]) ? in navi10_print_clk_levels()
Dsienna_cichlid_ppt.c915 uint32_t gen_speed, lane_width; in sienna_cichlid_print_clk_levels() local
973 lane_width = smu_v11_0_get_current_pcie_link_width_level(smu); in sienna_cichlid_print_clk_levels()
988 (lane_width == dpm_context->dpm_tables.pcie_table.pcie_lane[i]) ? in sienna_cichlid_print_clk_levels()
/Linux-v5.10/drivers/gpu/drm/radeon/
Dsi_dpm.c4681 u32 lane_width; in si_init_smc_table() local
4750 lane_width = radeon_get_pcie_lanes(rdev); in si_init_smc_table()
4751 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width); in si_init_smc_table()
5897 u32 lane_width; in si_set_pcie_lane_width_in_smc() local
5905 lane_width = radeon_get_pcie_lanes(rdev); in si_set_pcie_lane_width_in_smc()
5906 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width); in si_set_pcie_lane_width_in_smc()
/Linux-v5.10/drivers/gpu/drm/amd/pm/powerplay/
Dsi_dpm.c5143 u32 lane_width; in si_init_smc_table() local
5212 lane_width = amdgpu_get_pcie_lanes(adev); in si_init_smc_table()
5213 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width); in si_init_smc_table()
6355 u32 lane_width; in si_set_pcie_lane_width_in_smc() local
6363 lane_width = amdgpu_get_pcie_lanes(adev); in si_set_pcie_lane_width_in_smc()
6364 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width); in si_set_pcie_lane_width_in_smc()