/Linux-v4.19/drivers/gpu/drm/amd/display/dc/core/ |
D | dc_debug.c | 142 plane_state->tiling_info.gfx8.num_banks, in pre_surface_trace() 143 plane_state->tiling_info.gfx8.bank_width, in pre_surface_trace() 144 plane_state->tiling_info.gfx8.bank_width_c, in pre_surface_trace() 145 plane_state->tiling_info.gfx8.bank_height, in pre_surface_trace() 146 plane_state->tiling_info.gfx8.bank_height_c, in pre_surface_trace() 147 plane_state->tiling_info.gfx8.tile_aspect, in pre_surface_trace() 148 plane_state->tiling_info.gfx8.tile_aspect_c, in pre_surface_trace() 149 plane_state->tiling_info.gfx8.tile_split, in pre_surface_trace() 150 plane_state->tiling_info.gfx8.tile_split_c, in pre_surface_trace() 151 plane_state->tiling_info.gfx8.tile_mode, in pre_surface_trace() [all …]
|
D | dc.c | 1126 if (memcmp(&u->plane_info->tiling_info, &u->surface->tiling_info, in get_plane_info_update_type() 1132 if (u->plane_info->tiling_info.gfx9.swizzle != DC_SW_LINEAR) in get_plane_info_update_type()
|
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/inc/hw/ |
D | hubp.h | 81 union dc_tiling_info *tiling_info, 95 union dc_tiling_info *tiling_info,
|
D | mem_input.h | 137 union dc_tiling_info *tiling_info, 151 union dc_tiling_info *tiling_info,
|
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/dce/ |
D | dce_mem_input.c | 101 union dc_tiling_info *tiling_info) in get_mi_tiling() argument 103 switch (tiling_info->gfx8.array_mode) { in get_mi_tiling() 136 union dc_tiling_info *tiling_info, in dce_mi_program_pte_vm() argument 141 enum mi_tiling_format mi_tiling = get_mi_tiling(tiling_info); in dce_mi_program_pte_vm() 507 union dc_tiling_info *tiling_info, in dce_mi_program_surface_config() argument 516 program_tiling(dce_mi, tiling_info); in dce_mi_program_surface_config()
|
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/dce110/ |
D | dce110_mem_input_v.c | 526 union dc_tiling_info *tiling_info, in get_dvmm_hw_setting() argument 544 switch (tiling_info->gfx8.array_mode) { in get_dvmm_hw_setting() 566 union dc_tiling_info *tiling_info, in dce_mem_input_v_program_pte_vm() argument 570 const unsigned int *pte = get_dvmm_hw_setting(tiling_info, format, false); in dce_mem_input_v_program_pte_vm() 571 const unsigned int *pte_chroma = get_dvmm_hw_setting(tiling_info, format, true); in dce_mem_input_v_program_pte_vm() 639 union dc_tiling_info *tiling_info, in dce_mem_input_v_program_surface_config() argument 648 program_tiling(mem_input110, tiling_info, format); in dce_mem_input_v_program_surface_config()
|
D | dce110_hw_sequencer.c | 1843 if (pipe_ctx->plane_state->tiling_info.gfx8.array_mode == DC_ARRAY_LINEAR_GENERAL) in should_enable_fbc() 2637 if (plane_state->tiling_info.gfx8.array_mode == DC_ARRAY_LINEAR_GENERAL) in dce110_program_front_end_for_pipe() 2646 &plane_state->tiling_info, in dce110_program_front_end_for_pipe() 2658 &plane_state->tiling_info, in dce110_program_front_end_for_pipe()
|
/Linux-v4.19/drivers/gpu/drm/amd/display/amdgpu_dm/ |
D | amdgpu_dm.c | 2057 memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info)); in fill_plane_attributes_from_fb() 2070 plane_state->tiling_info.gfx8.num_banks = num_banks; in fill_plane_attributes_from_fb() 2071 plane_state->tiling_info.gfx8.array_mode = in fill_plane_attributes_from_fb() 2073 plane_state->tiling_info.gfx8.tile_split = tile_split; in fill_plane_attributes_from_fb() 2074 plane_state->tiling_info.gfx8.bank_width = bankw; in fill_plane_attributes_from_fb() 2075 plane_state->tiling_info.gfx8.bank_height = bankh; in fill_plane_attributes_from_fb() 2076 plane_state->tiling_info.gfx8.tile_aspect = mtaspect; in fill_plane_attributes_from_fb() 2077 plane_state->tiling_info.gfx8.tile_mode = in fill_plane_attributes_from_fb() 2081 plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1; in fill_plane_attributes_from_fb() 2084 plane_state->tiling_info.gfx8.pipe_config = in fill_plane_attributes_from_fb() [all …]
|
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/ |
D | dc.h | 477 union dc_tiling_info tiling_info; member 515 union dc_tiling_info tiling_info; member
|
/Linux-v4.19/drivers/gpu/drm/amd/amdgpu/ |
D | amdgpu_gem.c | 483 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info); in amdgpu_gem_metadata_ioctl() 493 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info); in amdgpu_gem_metadata_ioctl()
|
/Linux-v4.19/include/uapi/drm/ |
D | amdgpu_drm.h | 349 __u64 tiling_info; member
|
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/dcn10/ |
D | dcn10_hubp.c | 484 union dc_tiling_info *tiling_info, in hubp1_program_surface_config() argument 491 hubp1_program_tiling(hubp, tiling_info, format); in hubp1_program_surface_config()
|
D | dcn10_hubp.h | 663 union dc_tiling_info *tiling_info,
|
D | dcn10_hw_sequencer.c | 2094 &plane_state->tiling_info, in update_dchubp_dpp()
|
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/calcs/ |
D | dcn_calcs.c | 274 input->src.sw_mode = pipe->plane_state->tiling_info.gfx9.swizzle; in pipe_ctx_to_e2e_pipe_params() 283 switch (pipe->plane_state->tiling_info.gfx9.swizzle) { in pipe_ctx_to_e2e_pipe_params() 934 pipe->plane_state->tiling_info.gfx9.swizzle); in dcn_validate_bandwidth()
|