/Linux-v4.19/drivers/gpu/drm/radeon/ |
D | radeon_object.c | 591 lobj->tiling_flags = bo->tiling_flags; in radeon_bo_list_validate() 596 lobj->tiling_flags = lobj->robj->tiling_flags; in radeon_bo_list_validate() 612 if (!bo->tiling_flags) in radeon_bo_get_surface_reg() 651 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch, in radeon_bo_get_surface_reg() 673 uint32_t tiling_flags, uint32_t pitch) in radeon_bo_set_tiling_flags() argument 681 bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK; in radeon_bo_set_tiling_flags() 682 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK; in radeon_bo_set_tiling_flags() 683 …mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TIL… in radeon_bo_set_tiling_flags() 684 …tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK; in radeon_bo_set_tiling_flags() 685 …stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCI… in radeon_bo_set_tiling_flags() [all …]
|
D | radeon_fb.c | 132 u32 tiling_flags = 0; in radeonfb_create_pinned_object() local 158 tiling_flags = RADEON_TILING_MACRO; in radeonfb_create_pinned_object() 163 tiling_flags |= RADEON_TILING_SWAP_32BIT; in radeonfb_create_pinned_object() 166 tiling_flags |= RADEON_TILING_SWAP_16BIT; in radeonfb_create_pinned_object() 172 if (tiling_flags) { in radeonfb_create_pinned_object() 174 tiling_flags | RADEON_TILING_SURFACE, in radeonfb_create_pinned_object()
|
D | radeon_object.h | 147 u32 tiling_flags, u32 pitch); 149 u32 *tiling_flags, u32 *pitch);
|
D | r200.c | 221 if (reloc->tiling_flags & RADEON_TILING_MACRO) in r200_packet0_check() 223 if (reloc->tiling_flags & RADEON_TILING_MICRO) in r200_packet0_check() 293 if (reloc->tiling_flags & RADEON_TILING_MACRO) in r200_packet0_check() 295 if (reloc->tiling_flags & RADEON_TILING_MICRO) in r200_packet0_check()
|
D | r300.c | 717 if (reloc->tiling_flags & RADEON_TILING_MACRO) in r300_packet0_check() 719 if (reloc->tiling_flags & RADEON_TILING_MICRO) in r300_packet0_check() 721 else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE) in r300_packet0_check() 786 if (reloc->tiling_flags & RADEON_TILING_MACRO) in r300_packet0_check() 788 if (reloc->tiling_flags & RADEON_TILING_MICRO) in r300_packet0_check() 790 else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE) in r300_packet0_check() 871 if (reloc->tiling_flags & RADEON_TILING_MACRO) in r300_packet0_check() 873 if (reloc->tiling_flags & RADEON_TILING_MICRO) in r300_packet0_check() 875 else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE) in r300_packet0_check()
|
D | radeon_legacy_crtc.c | 383 uint32_t tiling_flags; in radeon_crtc_do_set_base() local 461 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL); in radeon_crtc_do_set_base() 463 if (tiling_flags & RADEON_TILING_MICRO) in radeon_crtc_do_set_base() 480 if (tiling_flags & RADEON_TILING_MACRO) { in radeon_crtc_do_set_base() 496 if (tiling_flags & RADEON_TILING_MACRO) { in radeon_crtc_do_set_base()
|
D | evergreen_cs.c | 93 static u32 evergreen_cs_get_aray_mode(u32 tiling_flags) in evergreen_cs_get_aray_mode() argument 95 if (tiling_flags & RADEON_TILING_MACRO) in evergreen_cs_get_aray_mode() 97 else if (tiling_flags & RADEON_TILING_MICRO) in evergreen_cs_get_aray_mode() 1180 ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags)); in evergreen_cs_handle_reg() 1181 track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags)); in evergreen_cs_handle_reg() 1182 if (reloc->tiling_flags & RADEON_TILING_MACRO) { in evergreen_cs_handle_reg() 1185 evergreen_tiling_fields(reloc->tiling_flags, in evergreen_cs_handle_reg() 1365 ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags)); in evergreen_cs_handle_reg() 1366 track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags)); in evergreen_cs_handle_reg() 1383 ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags)); in evergreen_cs_handle_reg() [all …]
|
D | atombios_crtc.c | 1152 uint32_t fb_format, fb_pitch_pixels, tiling_flags; in dce4_crtc_do_set_base() local 1190 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL); in dce4_crtc_do_set_base() 1263 if (tiling_flags & RADEON_TILING_MACRO) { in dce4_crtc_do_set_base() 1264 evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split); in dce4_crtc_do_set_base() 1337 } else if (tiling_flags & RADEON_TILING_MICRO) in dce4_crtc_do_set_base() 1464 uint32_t fb_format, fb_pitch_pixels, tiling_flags; in avivo_crtc_do_set_base() local 1500 radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL); in avivo_crtc_do_set_base() 1561 if (tiling_flags & RADEON_TILING_MACRO) in avivo_crtc_do_set_base() 1563 else if (tiling_flags & RADEON_TILING_MICRO) in avivo_crtc_do_set_base() 1566 if (tiling_flags & RADEON_TILING_MACRO) in avivo_crtc_do_set_base() [all …]
|
D | r100.c | 1277 if (reloc->tiling_flags & RADEON_TILING_MACRO) in r100_reloc_pitch_offset() 1279 if (reloc->tiling_flags & RADEON_TILING_MICRO) { in r100_reloc_pitch_offset() 1619 if (reloc->tiling_flags & RADEON_TILING_MACRO) in r100_packet0_check() 1621 if (reloc->tiling_flags & RADEON_TILING_MICRO) in r100_packet0_check() 1700 if (reloc->tiling_flags & RADEON_TILING_MACRO) in r100_packet0_check() 1702 if (reloc->tiling_flags & RADEON_TILING_MICRO) in r100_packet0_check() 3088 uint32_t tiling_flags, uint32_t pitch, in r100_set_surface_reg() argument 3095 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) in r100_set_surface_reg() 3098 if (tiling_flags & RADEON_TILING_MACRO) in r100_set_surface_reg() 3101 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) in r100_set_surface_reg() [all …]
|
D | r600_cs.c | 1044 if (reloc->tiling_flags & RADEON_TILING_MACRO) { in r600_cs_check_reg() 1143 if (reloc->tiling_flags & RADEON_TILING_MACRO) { in r600_cs_check_reg() 1146 } else if (reloc->tiling_flags & RADEON_TILING_MICRO) { in r600_cs_check_reg() 1474 u32 tiling_flags) in r600_check_texture_resource() argument 1496 if (tiling_flags & RADEON_TILING_MACRO) in r600_check_texture_resource() 1498 else if (tiling_flags & RADEON_TILING_MICRO) in r600_check_texture_resource() 1967 if (reloc->tiling_flags & RADEON_TILING_MACRO) in r600_packet3_check() 1969 else if (reloc->tiling_flags & RADEON_TILING_MICRO) in r600_packet3_check() 1985 reloc->tiling_flags); in r600_packet3_check()
|
D | radeon_gem.c | 505 r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch); in radeon_gem_set_tiling_ioctl() 526 radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch); in radeon_gem_get_tiling_ioctl()
|
D | radeon_vm.c | 146 list[0].tiling_flags = 0; in radeon_vm_get_bos() 158 list[idx].tiling_flags = 0; in radeon_vm_get_bos()
|
D | radeon_display.c | 485 uint32_t tiling_flags, pitch_pixels; in radeon_crtc_page_flip_target() local 531 radeon_bo_get_tiling_flags(new_rbo, &tiling_flags, NULL); in radeon_crtc_page_flip_target() 539 if (tiling_flags & RADEON_TILING_MACRO) { in radeon_crtc_page_flip_target()
|
D | radeon.h | 352 extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw, 469 uint32_t tiling_flags; member 501 u32 tiling_flags; member 1939 uint32_t tiling_flags, uint32_t pitch,
|
D | radeon_asic.h | 91 uint32_t tiling_flags, uint32_t pitch, 339 uint32_t tiling_flags, uint32_t pitch,
|
/Linux-v4.19/drivers/gpu/drm/amd/amdgpu/ |
D | amdgpu_fb.c | 129 u32 tiling_flags = 0, domain; in amdgpufb_create_pinned_object() local 157 tiling_flags = AMDGPU_TILING_SET(ARRAY_MODE, GRPH_ARRAY_2D_TILED_THIN1); in amdgpufb_create_pinned_object() 163 if (tiling_flags) { in amdgpufb_create_pinned_object() 165 tiling_flags); in amdgpufb_create_pinned_object()
|
D | amdgpu_object.h | 87 u64 tiling_flags; member 269 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags); 270 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
|
D | amdgpu_object.c | 1124 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags) in amdgpu_bo_set_tiling_flags() argument 1129 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6) in amdgpu_bo_set_tiling_flags() 1132 bo->tiling_flags = tiling_flags; in amdgpu_bo_set_tiling_flags() 1144 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags) in amdgpu_bo_get_tiling_flags() argument 1148 if (tiling_flags) in amdgpu_bo_get_tiling_flags() 1149 *tiling_flags = bo->tiling_flags; in amdgpu_bo_get_tiling_flags()
|
D | dce_v8_0.c | 1760 uint64_t fb_location, tiling_flags; in dce_v8_0_crtc_do_set_base() local 1798 amdgpu_bo_get_tiling_flags(abo, &tiling_flags); in dce_v8_0_crtc_do_set_base() 1801 pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG); in dce_v8_0_crtc_do_set_base() 1873 if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) { in dce_v8_0_crtc_do_set_base() 1876 bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH); in dce_v8_0_crtc_do_set_base() 1877 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v8_0_crtc_do_set_base() 1878 mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT); in dce_v8_0_crtc_do_set_base() 1879 tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT); in dce_v8_0_crtc_do_set_base() 1880 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v8_0_crtc_do_set_base() 1889 } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) { in dce_v8_0_crtc_do_set_base()
|
D | dce_v6_0.c | 1786 uint64_t fb_location, tiling_flags; in dce_v6_0_crtc_do_set_base() local 1823 amdgpu_bo_get_tiling_flags(abo, &tiling_flags); in dce_v6_0_crtc_do_set_base() 1896 if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) { in dce_v6_0_crtc_do_set_base() 1899 bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH); in dce_v6_0_crtc_do_set_base() 1900 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v6_0_crtc_do_set_base() 1901 mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT); in dce_v6_0_crtc_do_set_base() 1902 tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT); in dce_v6_0_crtc_do_set_base() 1903 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v6_0_crtc_do_set_base() 1911 } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) { in dce_v6_0_crtc_do_set_base() 1915 pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG); in dce_v6_0_crtc_do_set_base()
|
D | dce_v11_0.c | 1873 uint64_t fb_location, tiling_flags; in dce_v11_0_crtc_do_set_base() local 1911 amdgpu_bo_get_tiling_flags(abo, &tiling_flags); in dce_v11_0_crtc_do_set_base() 1914 pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG); in dce_v11_0_crtc_do_set_base() 1993 if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) { in dce_v11_0_crtc_do_set_base() 1996 bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH); in dce_v11_0_crtc_do_set_base() 1997 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v11_0_crtc_do_set_base() 1998 mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT); in dce_v11_0_crtc_do_set_base() 1999 tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT); in dce_v11_0_crtc_do_set_base() 2000 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v11_0_crtc_do_set_base() 2013 } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) { in dce_v11_0_crtc_do_set_base()
|
D | dce_v10_0.c | 1831 uint64_t fb_location, tiling_flags; in dce_v10_0_crtc_do_set_base() local 1869 amdgpu_bo_get_tiling_flags(abo, &tiling_flags); in dce_v10_0_crtc_do_set_base() 1872 pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG); in dce_v10_0_crtc_do_set_base() 1951 if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) { in dce_v10_0_crtc_do_set_base() 1954 bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH); in dce_v10_0_crtc_do_set_base() 1955 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in dce_v10_0_crtc_do_set_base() 1956 mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT); in dce_v10_0_crtc_do_set_base() 1957 tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT); in dce_v10_0_crtc_do_set_base() 1958 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v10_0_crtc_do_set_base() 1971 } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) { in dce_v10_0_crtc_do_set_base()
|
D | amdgpu_display.c | 159 u64 tiling_flags; in amdgpu_display_crtc_page_flip_target() local 211 amdgpu_bo_get_tiling_flags(new_abo, &tiling_flags); in amdgpu_display_crtc_page_flip_target()
|
/Linux-v4.19/drivers/gpu/drm/amd/display/amdgpu_dm/ |
D | amdgpu_dm.c | 1958 uint64_t *tiling_flags) in get_fb_info() argument 1970 if (tiling_flags) in get_fb_info() 1971 amdgpu_bo_get_tiling_flags(rbo, tiling_flags); in get_fb_info() 1982 uint64_t tiling_flags; in fill_plane_attributes_from_fb() local 1990 &tiling_flags); in fill_plane_attributes_from_fb() 2060 if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) { in fill_plane_attributes_from_fb() 2063 bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH); in fill_plane_attributes_from_fb() 2064 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT); in fill_plane_attributes_from_fb() 2065 mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT); in fill_plane_attributes_from_fb() 2066 tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT); in fill_plane_attributes_from_fb() [all …]
|
/Linux-v4.19/include/uapi/drm/ |
D | radeon_drm.h | 858 __u32 tiling_flags; member 864 __u32 tiling_flags; member
|