Searched refs:stable_pstate_sclk (Results 1 – 3 of 3) sorted by relevance
686 unsigned long stable_pstate_sclk; in smu8_update_sclk_limit() local718 stable_pstate_sclk = (hwmgr->dyn_state.max_clock_voltage_on_ac.mclk * in smu8_update_sclk_limit()721 if (clock < stable_pstate_sclk) in smu8_update_sclk_limit()722 clock = stable_pstate_sclk; in smu8_update_sclk_limit()
2896 int32_t stable_pstate_sclk = 0, stable_pstate_mclk = 0; in smu7_apply_state_adjust_rules() local2925 stable_pstate_sclk = (max_limits->sclk * 75) / 100; in smu7_apply_state_adjust_rules()2929 if (stable_pstate_sclk >= in smu7_apply_state_adjust_rules()2931 stable_pstate_sclk = in smu7_apply_state_adjust_rules()2938 stable_pstate_sclk = table_info->vdd_dep_on_sclk->entries[0].clk; in smu7_apply_state_adjust_rules()2942 minimum_clocks.engineClock = stable_pstate_sclk; in smu7_apply_state_adjust_rules()2998 smu7_ps->performance_levels[i].engine_clock = stable_pstate_sclk; in smu7_apply_state_adjust_rules()
3116 uint32_t stable_pstate_sclk = 0, stable_pstate_mclk = 0; in vega10_apply_state_adjust_rules() local3157 stable_pstate_sclk = (max_limits->sclk * in vega10_apply_state_adjust_rules()3162 if (stable_pstate_sclk >= in vega10_apply_state_adjust_rules()3164 stable_pstate_sclk = in vega10_apply_state_adjust_rules()3171 stable_pstate_sclk = table_info->vdd_dep_on_sclk->entries[0].clk; in vega10_apply_state_adjust_rules()3175 minimum_clocks.engineClock = stable_pstate_sclk; in vega10_apply_state_adjust_rules()3239 vega10_ps->performance_levels[i].gfx_clock = stable_pstate_sclk; in vega10_apply_state_adjust_rules()