Home
last modified time | relevance | path

Searched refs:mmUVD_VCPU_CACHE_OFFSET1 (Results 1 – 11 of 11) sorted by relevance

/Linux-v4.19/drivers/gpu/drm/amd/include/asic_reg/uvd/
Duvd_4_0_d.h89 #define mmUVD_VCPU_CACHE_OFFSET1 0x3D38 macro
Duvd_4_2_d.h62 #define mmUVD_VCPU_CACHE_OFFSET1 0x3d84 macro
Duvd_5_0_d.h68 #define mmUVD_VCPU_CACHE_OFFSET1 0x3d84 macro
Duvd_6_0_d.h84 #define mmUVD_VCPU_CACHE_OFFSET1 0x3d84 macro
Duvd_7_0_offset.h180 #define mmUVD_VCPU_CACHE_OFFSET1 macro
/Linux-v4.19/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_offset.h342 #define mmUVD_VCPU_CACHE_OFFSET1 macro
/Linux-v4.19/drivers/gpu/drm/amd/amdgpu/
Duvd_v4_2.c563 WREG32(mmUVD_VCPU_CACHE_OFFSET1, addr); in uvd_v4_2_mc_resume()
Duvd_v5_0.c273 WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3); in uvd_v5_0_mc_resume()
Duvd_v7_0.c687 WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_OFFSET1, (1 << 21)); in uvd_v7_0_mc_resume()
826 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_OFFSET1), (1 << 21)); in uvd_v7_0_sriov_start()
Duvd_v6_0.c609 WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3); in uvd_v6_0_mc_resume()
Dvcn_v1_0.c303 WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, 0); in vcn_v1_0_mc_resume()