/Linux-v4.19/drivers/pwm/ |
D | pwm-sun4i.c | 119 if ((PWM_REG_PRESCAL(val, pwm->hwpwm) == PWM_PRESCAL_MASK) && in sun4i_pwm_get_state() 123 prescaler = prescaler_table[PWM_REG_PRESCAL(val, pwm->hwpwm)]; in sun4i_pwm_get_state() 128 if (val & BIT_CH(PWM_ACT_STATE, pwm->hwpwm)) in sun4i_pwm_get_state() 133 if ((val & BIT_CH(PWM_CLK_GATING | PWM_EN, pwm->hwpwm)) == in sun4i_pwm_get_state() 134 BIT_CH(PWM_CLK_GATING | PWM_EN, pwm->hwpwm)) in sun4i_pwm_get_state() 139 val = sun4i_pwm_readl(sun4i_pwm, PWM_CH_PRD(pwm->hwpwm)); in sun4i_pwm_get_state() 243 if (PWM_REG_PRESCAL(ctrl, pwm->hwpwm) != prescaler) { in sun4i_pwm_apply() 245 ctrl &= ~BIT_CH(PWM_CLK_GATING, pwm->hwpwm); in sun4i_pwm_apply() 248 ctrl &= ~BIT_CH(PWM_PRESCAL_MASK, pwm->hwpwm); in sun4i_pwm_apply() 249 ctrl |= BIT_CH(prescaler, pwm->hwpwm); in sun4i_pwm_apply() [all …]
|
D | pwm-jz4740.c | 45 if (pwm->hwpwm < 2) in jz4740_pwm_request() 48 jz4740_timer_start(pwm->hwpwm); in jz4740_pwm_request() 55 jz4740_timer_set_ctrl(pwm->hwpwm, 0); in jz4740_pwm_free() 57 jz4740_timer_stop(pwm->hwpwm); in jz4740_pwm_free() 65 jz4740_timer_set_ctrl(pwm->hwpwm, ctrl); in jz4740_pwm_enable() 66 jz4740_timer_enable(pwm->hwpwm); in jz4740_pwm_enable() 73 uint32_t ctrl = jz4740_timer_get_ctrl(pwm->hwpwm); in jz4740_pwm_disable() 80 jz4740_timer_set_ctrl(pwm->hwpwm, ctrl); in jz4740_pwm_disable() 83 jz4740_timer_disable(pwm->hwpwm); in jz4740_pwm_disable() 115 is_enabled = jz4740_timer_is_enabled(pwm->hwpwm); in jz4740_pwm_config() [all …]
|
D | pwm-pca9685.c | 124 if (pwm->hwpwm >= PCA9685_MAXCHAN) { in pca9685_pwm_is_gpio() 150 regmap_read(pca->regmap, LED_N_ON_H(pwm->hwpwm), &value); in pca9685_pwm_gpio_get() 163 regmap_write(pca->regmap, LED_N_OFF_L(pwm->hwpwm), 0); in pca9685_pwm_gpio_set() 164 regmap_write(pca->regmap, LED_N_OFF_H(pwm->hwpwm), 0); in pca9685_pwm_gpio_set() 167 regmap_write(pca->regmap, LED_N_ON_H(pwm->hwpwm), on); in pca9685_pwm_gpio_set() 294 if (pwm->hwpwm >= PCA9685_MAXCHAN) in pca9685_pwm_config() 297 reg = LED_N_OFF_H(pwm->hwpwm); in pca9685_pwm_config() 306 if (pwm->hwpwm >= PCA9685_MAXCHAN) in pca9685_pwm_config() 309 reg = LED_N_OFF_L(pwm->hwpwm); in pca9685_pwm_config() 313 if (pwm->hwpwm >= PCA9685_MAXCHAN) in pca9685_pwm_config() [all …]
|
D | pwm-vt8500.c | 116 writel(prescale, vt8500->base + REG_SCALAR(pwm->hwpwm)); in vt8500_pwm_config() 117 pwm_busy_wait(vt8500, pwm->hwpwm, STATUS_SCALAR_UPDATE); in vt8500_pwm_config() 119 writel(pv, vt8500->base + REG_PERIOD(pwm->hwpwm)); in vt8500_pwm_config() 120 pwm_busy_wait(vt8500, pwm->hwpwm, STATUS_PERIOD_UPDATE); in vt8500_pwm_config() 122 writel(dc, vt8500->base + REG_DUTY(pwm->hwpwm)); in vt8500_pwm_config() 123 pwm_busy_wait(vt8500, pwm->hwpwm, STATUS_DUTY_UPDATE); in vt8500_pwm_config() 125 val = readl(vt8500->base + REG_CTRL(pwm->hwpwm)); in vt8500_pwm_config() 127 writel(val, vt8500->base + REG_CTRL(pwm->hwpwm)); in vt8500_pwm_config() 128 pwm_busy_wait(vt8500, pwm->hwpwm, STATUS_CTRL_UPDATE); in vt8500_pwm_config() 146 val = readl(vt8500->base + REG_CTRL(pwm->hwpwm)); in vt8500_pwm_enable() [all …]
|
D | pwm-zx.c | 44 static inline u32 zx_pwm_readl(struct zx_pwm_chip *zpc, unsigned int hwpwm, in zx_pwm_readl() argument 47 return readl(zpc->base + (hwpwm + 1) * 0x10 + offset); in zx_pwm_readl() 50 static inline void zx_pwm_writel(struct zx_pwm_chip *zpc, unsigned int hwpwm, in zx_pwm_writel() argument 53 writel(value, zpc->base + (hwpwm + 1) * 0x10 + offset); in zx_pwm_writel() 56 static void zx_pwm_set_mask(struct zx_pwm_chip *zpc, unsigned int hwpwm, in zx_pwm_set_mask() argument 61 data = zx_pwm_readl(zpc, hwpwm, offset); in zx_pwm_set_mask() 64 zx_pwm_writel(zpc, hwpwm, offset, data); in zx_pwm_set_mask() 76 value = zx_pwm_readl(zpc, pwm->hwpwm, ZX_PWM_MODE); in zx_pwm_get_state() 91 tmp = zx_pwm_readl(zpc, pwm->hwpwm, ZX_PWM_PERIOD); in zx_pwm_get_state() 95 tmp = zx_pwm_readl(zpc, pwm->hwpwm, ZX_PWM_DUTY); in zx_pwm_get_state() [all …]
|
D | pwm-bcm-iproc.c | 92 if (value & BIT(IPROC_PWM_CTRL_EN_SHIFT(pwm->hwpwm))) in iproc_pwmc_get_state() 97 if (value & BIT(IPROC_PWM_CTRL_POLARITY_SHIFT(pwm->hwpwm))) in iproc_pwmc_get_state() 103 prescale = value >> IPROC_PWM_PRESCALE_SHIFT(pwm->hwpwm); in iproc_pwmc_get_state() 108 value = readl(ip->base + IPROC_PWM_PERIOD_OFFSET(pwm->hwpwm)); in iproc_pwmc_get_state() 112 value = readl(ip->base + IPROC_PWM_DUTY_CYCLE_OFFSET(pwm->hwpwm)); in iproc_pwmc_get_state() 159 iproc_pwmc_disable(ip, pwm->hwpwm); in iproc_pwmc_apply() 163 value &= ~IPROC_PWM_PRESCALE_MASK(pwm->hwpwm); in iproc_pwmc_apply() 164 value |= prescale << IPROC_PWM_PRESCALE_SHIFT(pwm->hwpwm); in iproc_pwmc_apply() 168 writel(period, ip->base + IPROC_PWM_PERIOD_OFFSET(pwm->hwpwm)); in iproc_pwmc_apply() 169 writel(duty, ip->base + IPROC_PWM_DUTY_CYCLE_OFFSET(pwm->hwpwm)); in iproc_pwmc_apply() [all …]
|
D | pwm-stmpe.c | 52 pwm->hwpwm); in stmpe_24xx_pwm_enable() 56 value = ret | BIT(pwm->hwpwm); in stmpe_24xx_pwm_enable() 61 pwm->hwpwm); in stmpe_24xx_pwm_enable() 78 pwm->hwpwm); in stmpe_24xx_pwm_disable() 82 value = ret & ~BIT(pwm->hwpwm); in stmpe_24xx_pwm_disable() 87 pwm->hwpwm); in stmpe_24xx_pwm_disable() 121 pin = pwm->hwpwm; in stmpe_24xx_pwm_config() 132 pwm->hwpwm); in stmpe_24xx_pwm_config() 138 switch (pwm->hwpwm) { in stmpe_24xx_pwm_config() 157 pwm->hwpwm, duty_ns, period_ns); in stmpe_24xx_pwm_config() [all …]
|
D | pwm-twl.c | 94 base = pwm->hwpwm * 3; in twl_pwm_config() 118 val |= TWL4030_PWM_TOGGLE(pwm->hwpwm, TWL4030_PWMXCLK_ENABLE); in twl4030_pwm_enable() 124 val |= TWL4030_PWM_TOGGLE(pwm->hwpwm, TWL4030_PWMX_ENABLE); in twl4030_pwm_enable() 148 val &= ~TWL4030_PWM_TOGGLE(pwm->hwpwm, TWL4030_PWMX_ENABLE); in twl4030_pwm_disable() 154 val &= ~TWL4030_PWM_TOGGLE(pwm->hwpwm, TWL4030_PWMXCLK_ENABLE); in twl4030_pwm_disable() 170 if (pwm->hwpwm == 1) { in twl4030_pwm_request() 208 if (pwm->hwpwm == 1) in twl4030_pwm_free() 240 val |= TWL6030_PWM_TOGGLE(pwm->hwpwm, TWL6030_PWMXS | TWL6030_PWMXEN); in twl6030_pwm_enable() 241 val &= ~TWL6030_PWM_TOGGLE(pwm->hwpwm, TWL6030_PWMXR); in twl6030_pwm_enable() 263 val |= TWL6030_PWM_TOGGLE(pwm->hwpwm, TWL6030_PWMXR); in twl6030_pwm_disable() [all …]
|
D | pwm-lpc32xx.c | 58 val = readl(lpc32xx->base + (pwm->hwpwm << 2)); in lpc32xx_pwm_config() 61 writel(val, lpc32xx->base + (pwm->hwpwm << 2)); in lpc32xx_pwm_config() 76 val = readl(lpc32xx->base + (pwm->hwpwm << 2)); in lpc32xx_pwm_enable() 78 writel(val, lpc32xx->base + (pwm->hwpwm << 2)); in lpc32xx_pwm_enable() 88 val = readl(lpc32xx->base + (pwm->hwpwm << 2)); in lpc32xx_pwm_disable() 90 writel(val, lpc32xx->base + (pwm->hwpwm << 2)); in lpc32xx_pwm_disable() 134 val = readl(lpc32xx->base + (lpc32xx->chip.pwms[0].hwpwm << 2)); in lpc32xx_pwm_probe() 136 writel(val, lpc32xx->base + (lpc32xx->chip.pwms[0].hwpwm << 2)); in lpc32xx_pwm_probe()
|
D | pwm-bcm2835.c | 47 value &= ~(PWM_CONTROL_MASK << PWM_CONTROL_SHIFT(pwm->hwpwm)); in bcm2835_pwm_request() 48 value |= (PWM_MODE << PWM_CONTROL_SHIFT(pwm->hwpwm)); in bcm2835_pwm_request() 60 value &= ~(PWM_CONTROL_MASK << PWM_CONTROL_SHIFT(pwm->hwpwm)); in bcm2835_pwm_free() 84 writel(duty_ns / scaler, pc->base + DUTY(pwm->hwpwm)); in bcm2835_pwm_config() 85 writel(period_ns / scaler, pc->base + PERIOD(pwm->hwpwm)); in bcm2835_pwm_config() 96 value |= PWM_ENABLE << PWM_CONTROL_SHIFT(pwm->hwpwm); in bcm2835_pwm_enable() 108 value &= ~(PWM_ENABLE << PWM_CONTROL_SHIFT(pwm->hwpwm)); in bcm2835_pwm_disable() 121 value &= ~(PWM_POLARITY << PWM_CONTROL_SHIFT(pwm->hwpwm)); in bcm2835_set_polarity() 123 value |= PWM_POLARITY << PWM_CONTROL_SHIFT(pwm->hwpwm); in bcm2835_set_polarity()
|
D | pwm-atmel.c | 155 val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR); in atmel_pwm_update_cdty() 157 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val); in atmel_pwm_update_cdty() 160 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, in atmel_pwm_update_cdty() 170 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, in atmel_pwm_set_cprd_cdty() 172 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, in atmel_pwm_set_cprd_cdty() 189 while (!(atmel_pwm->updated_pwms & (1 << pwm->hwpwm)) && in atmel_pwm_disable() 196 atmel_pwm_writel(atmel_pwm, PWM_DIS, 1 << pwm->hwpwm); in atmel_pwm_disable() 204 while ((atmel_pwm_readl(atmel_pwm, PWM_SR) & (1 << pwm->hwpwm)) && in atmel_pwm_disable() 227 cprd = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, in atmel_pwm_apply() 255 val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR); in atmel_pwm_apply() [all …]
|
D | pwm-berlin.c | 116 value = berlin_pwm_readl(pwm, pwm_dev->hwpwm, BERLIN_PWM_CONTROL); in berlin_pwm_config() 121 berlin_pwm_writel(pwm, pwm_dev->hwpwm, value, BERLIN_PWM_CONTROL); in berlin_pwm_config() 123 berlin_pwm_writel(pwm, pwm_dev->hwpwm, duty, BERLIN_PWM_DUTY); in berlin_pwm_config() 124 berlin_pwm_writel(pwm, pwm_dev->hwpwm, period, BERLIN_PWM_TCNT); in berlin_pwm_config() 136 value = berlin_pwm_readl(pwm, pwm_dev->hwpwm, BERLIN_PWM_CONTROL); in berlin_pwm_set_polarity() 143 berlin_pwm_writel(pwm, pwm_dev->hwpwm, value, BERLIN_PWM_CONTROL); in berlin_pwm_set_polarity() 153 value = berlin_pwm_readl(pwm, pwm_dev->hwpwm, BERLIN_PWM_EN); in berlin_pwm_enable() 155 berlin_pwm_writel(pwm, pwm_dev->hwpwm, value, BERLIN_PWM_EN); in berlin_pwm_enable() 166 value = berlin_pwm_readl(pwm, pwm_dev->hwpwm, BERLIN_PWM_EN); in berlin_pwm_disable() 168 berlin_pwm_writel(pwm, pwm_dev->hwpwm, value, BERLIN_PWM_EN); in berlin_pwm_disable()
|
D | pwm-hibvt.c | 84 hibvt_pwm_set_bits(hi_pwm_chip->base, PWM_CTRL_ADDR(pwm->hwpwm), in hibvt_pwm_enable() 92 hibvt_pwm_set_bits(hi_pwm_chip->base, PWM_CTRL_ADDR(pwm->hwpwm), in hibvt_pwm_disable() 107 hibvt_pwm_set_bits(hi_pwm_chip->base, PWM_CFG0_ADDR(pwm->hwpwm), in hibvt_pwm_config() 110 hibvt_pwm_set_bits(hi_pwm_chip->base, PWM_CFG1_ADDR(pwm->hwpwm), in hibvt_pwm_config() 121 hibvt_pwm_set_bits(hi_pwm_chip->base, PWM_CTRL_ADDR(pwm->hwpwm), in hibvt_pwm_set_polarity() 124 hibvt_pwm_set_bits(hi_pwm_chip->base, PWM_CTRL_ADDR(pwm->hwpwm), in hibvt_pwm_set_polarity() 138 value = readl(base + PWM_CFG0_ADDR(pwm->hwpwm)); in hibvt_pwm_get_state() 141 value = readl(base + PWM_CFG1_ADDR(pwm->hwpwm)); in hibvt_pwm_get_state() 144 value = readl(base + PWM_CTRL_ADDR(pwm->hwpwm)); in hibvt_pwm_get_state()
|
D | pwm-mediatek.c | 101 ret = clk_prepare_enable(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]); in mtk_pwm_clk_enable() 122 clk_disable_unprepare(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]); in mtk_pwm_clk_disable() 144 struct clk *clk = pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]; in mtk_pwm_config() 172 if (pc->soc->pwm45_fixup && pwm->hwpwm > 2) { in mtk_pwm_config() 182 mtk_pwm_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv); in mtk_pwm_config() 183 mtk_pwm_writel(pc, pwm->hwpwm, reg_width, cnt_period); in mtk_pwm_config() 184 mtk_pwm_writel(pc, pwm->hwpwm, reg_thres, cnt_duty); in mtk_pwm_config() 202 value |= BIT(pwm->hwpwm); in mtk_pwm_enable() 214 value &= ~BIT(pwm->hwpwm); in mtk_pwm_disable()
|
D | pwm-atmel-tcb.c | 79 unsigned group = pwm->hwpwm / 2; in atmel_tcb_pwm_request() 80 unsigned index = pwm->hwpwm % 2; in atmel_tcb_pwm_request() 125 tcbpwmc->pwms[pwm->hwpwm] = tcbpwm; in atmel_tcb_pwm_request() 136 clk_disable_unprepare(tc->clk[pwm->hwpwm / 2]); in atmel_tcb_pwm_free() 137 tcbpwmc->pwms[pwm->hwpwm] = NULL; in atmel_tcb_pwm_free() 147 unsigned group = pwm->hwpwm / 2; in atmel_tcb_pwm_disable() 148 unsigned index = pwm->hwpwm % 2; in atmel_tcb_pwm_disable() 206 unsigned group = pwm->hwpwm / 2; in atmel_tcb_pwm_enable() 207 unsigned index = pwm->hwpwm % 2; in atmel_tcb_pwm_enable() 288 unsigned group = pwm->hwpwm / 2; in atmel_tcb_pwm_config() [all …]
|
D | pwm-spear.c | 128 spear_pwm_writel(pc, pwm->hwpwm, PWMCR, in spear_pwm_config() 130 spear_pwm_writel(pc, pwm->hwpwm, PWMDCR, dc); in spear_pwm_config() 131 spear_pwm_writel(pc, pwm->hwpwm, PWMPCR, pv); in spear_pwm_config() 147 val = spear_pwm_readl(pc, pwm->hwpwm, PWMCR); in spear_pwm_enable() 149 spear_pwm_writel(pc, pwm->hwpwm, PWMCR, val); in spear_pwm_enable() 159 val = spear_pwm_readl(pc, pwm->hwpwm, PWMCR); in spear_pwm_disable() 161 spear_pwm_writel(pc, pwm->hwpwm, PWMCR, val); in spear_pwm_disable()
|
D | pwm-sti.c | 195 ((ncfg == 1) && (pwm->hwpwm == cur->hwpwm)) || in sti_pwm_config() 196 ((ncfg == 1) && (pwm->hwpwm != cur->hwpwm) && period_same) || in sti_pwm_config() 233 ret = regmap_write(pc->regmap, PWM_OUT_VAL(pwm->hwpwm), value); in sti_pwm_config() 239 set_bit(pwm->hwpwm, &pc->configured); in sti_pwm_config() 278 pwm->hwpwm, ret); in sti_pwm_enable() 313 clear_bit(pwm->hwpwm, &pc->configured); in sti_pwm_free() 327 if (pwm->hwpwm >= cdata->cpt_num_devs) { in sti_pwm_capture() 328 dev_err(dev, "device %u is not valid\n", pwm->hwpwm); in sti_pwm_capture() 336 regmap_write(pc->regmap, PWM_CPT_EDGE(pwm->hwpwm), CPT_EDGE_RISING); in sti_pwm_capture() 337 regmap_field_write(pc->pwm_cpt_int_en, BIT(pwm->hwpwm)); in sti_pwm_capture() [all …]
|
D | sysfs.c | 271 dev_set_name(&export->child, "pwm%u", pwm->hwpwm); in pwm_export_child() 314 unsigned int hwpwm; in export_store() local 317 ret = kstrtouint(buf, 0, &hwpwm); in export_store() 321 if (hwpwm >= chip->npwm) in export_store() 324 pwm = pwm_request_from_chip(chip, hwpwm, "sysfs"); in export_store() 341 unsigned int hwpwm; in unexport_store() local 344 ret = kstrtouint(buf, 0, &hwpwm); in unexport_store() 348 if (hwpwm >= chip->npwm) in unexport_store() 351 ret = pwm_unexport_child(parent, &chip->pwms[hwpwm]); in unexport_store()
|
D | pwm-samsung.c | 222 if (!(our_chip->variant.output_mask & BIT(pwm->hwpwm))) { in pwm_samsung_request() 225 pwm->hwpwm); in pwm_samsung_request() 247 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm); in pwm_samsung_enable() 263 our_chip->disabled_mask &= ~BIT(pwm->hwpwm); in pwm_samsung_enable() 273 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm); in pwm_samsung_disable() 283 our_chip->disabled_mask |= BIT(pwm->hwpwm); in pwm_samsung_disable() 291 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm); in pwm_samsung_manual_update() 322 tcnt = readl(our_chip->base + REG_TCNTB(pwm->hwpwm)); in __pwm_samsung_config() 323 oldtcmp = readl(our_chip->base + REG_TCMPB(pwm->hwpwm)); in __pwm_samsung_config() 338 tin_rate = pwm_samsung_calc_tin(our_chip, pwm->hwpwm, period); in __pwm_samsung_config() [all …]
|
D | pwm-stm32.c | 119 dma_id = pwm->hwpwm < 2 ? STM32_TIMERS_DMA_CH1 : STM32_TIMERS_DMA_CH3; in stm32_pwm_raw_capture() 120 ccen = pwm->hwpwm < 2 ? TIM_CCER_CC12E : TIM_CCER_CC34E; in stm32_pwm_raw_capture() 121 ccr = pwm->hwpwm < 2 ? TIM_CCR1 : TIM_CCR3; in stm32_pwm_raw_capture() 209 pwm->hwpwm < 2 ? TIM_CCMR1 : TIM_CCMR2, in stm32_pwm_capture() 210 TIM_CCMR_CC1S | TIM_CCMR_CC2S, pwm->hwpwm & 0x1 ? in stm32_pwm_capture() 215 regmap_update_bits(priv->regmap, TIM_CCER, pwm->hwpwm < 2 ? in stm32_pwm_capture() 216 TIM_CCER_CC12P : TIM_CCER_CC34P, pwm->hwpwm < 2 ? in stm32_pwm_capture() 263 pwm->hwpwm < 2 ? TIM_CCMR1 : TIM_CCMR2, in stm32_pwm_capture() 309 regmap_write(priv->regmap, pwm->hwpwm < 2 ? TIM_CCMR1 : TIM_CCMR2, 0); in stm32_pwm_capture() 452 stm32_pwm_disable(priv, pwm->hwpwm); in stm32_pwm_apply() [all …]
|
D | pwm-fsl-ftm.c | 114 regmap_update_bits(fpc->regmap, FTM_SC, BIT(pwm->hwpwm + 16), in fsl_pwm_request() 115 BIT(pwm->hwpwm + 16)); in fsl_pwm_request() 128 regmap_update_bits(fpc->regmap, FTM_SC, BIT(pwm->hwpwm + 16), in fsl_pwm_free() 272 pwm->hwpwm); in fsl_pwm_config() 296 regmap_write(fpc->regmap, FTM_CSC(pwm->hwpwm), in fsl_pwm_config() 298 regmap_write(fpc->regmap, FTM_CV(pwm->hwpwm), duty); in fsl_pwm_config() 313 val |= BIT(pwm->hwpwm); in fsl_pwm_set_polarity() 315 val &= ~BIT(pwm->hwpwm); in fsl_pwm_set_polarity() 349 regmap_update_bits(fpc->regmap, FTM_OUTMASK, BIT(pwm->hwpwm), 0); in fsl_pwm_enable() 363 regmap_update_bits(fpc->regmap, FTM_OUTMASK, BIT(pwm->hwpwm), in fsl_pwm_disable() [all …]
|
D | pwm-lp3943.c | 37 lp3943_pwm_request_map(struct lp3943_pwm *lp3943_pwm, int hwpwm) in lp3943_pwm_request_map() argument 48 pwm_map->output = pdata->pwms[hwpwm]->output; in lp3943_pwm_request_map() 49 pwm_map->num_outputs = pdata->pwms[hwpwm]->num_outputs; in lp3943_pwm_request_map() 69 pwm_map = lp3943_pwm_request_map(lp3943_pwm, pwm->hwpwm); in lp3943_pwm_request() 116 if (pwm->hwpwm == 0) { in lp3943_pwm_config() 162 if (pwm->hwpwm == 0) in lp3943_pwm_enable()
|
D | pwm-mxs.c | 81 mxs->base + PWM_ACTIVE0 + pwm->hwpwm * 0x20); in mxs_pwm_config() 84 mxs->base + PWM_PERIOD0 + pwm->hwpwm * 0x20); in mxs_pwm_config() 104 writel(1 << pwm->hwpwm, mxs->base + PWM_CTRL + SET); in mxs_pwm_enable() 113 writel(1 << pwm->hwpwm, mxs->base + PWM_CTRL + CLR); in mxs_pwm_disable()
|
D | pwm-tegra.c | 136 pwm_writel(pc, pwm->hwpwm, val); in tegra_pwm_config() 157 val = pwm_readl(pc, pwm->hwpwm); in tegra_pwm_enable() 159 pwm_writel(pc, pwm->hwpwm, val); in tegra_pwm_enable() 169 val = pwm_readl(pc, pwm->hwpwm); in tegra_pwm_disable() 171 pwm_writel(pc, pwm->hwpwm, val); in tegra_pwm_disable()
|
/Linux-v4.19/drivers/staging/greybus/ |
D | pwm.c | 194 return gb_pwm_activate_operation(pwmc, pwm->hwpwm); in gb_pwm_request() 204 gb_pwm_deactivate_operation(pwmc, pwm->hwpwm); in gb_pwm_free() 212 return gb_pwm_config_operation(pwmc, pwm->hwpwm, duty_ns, period_ns); in gb_pwm_config() 220 return gb_pwm_set_polarity_operation(pwmc, pwm->hwpwm, polarity); in gb_pwm_set_polarity() 227 return gb_pwm_enable_operation(pwmc, pwm->hwpwm); in gb_pwm_enable() 234 gb_pwm_disable_operation(pwmc, pwm->hwpwm); in gb_pwm_disable()
|