Home
last modified time | relevance | path

Searched refs:enable_bit (Results 1 – 25 of 47) sorted by relevance

12

/Linux-v4.19/drivers/clk/sirf/
Dclk-common.c43 signed char enable_bit; /* enable bit: 0 ~ 63 */ member
51 signed char enable_bit; /* enable bit: 0 ~ 63 */ member
536 .enable_bit = 0,
551 .enable_bit = 8,
566 .enable_bit = 9,
586 .enable_bit = 10,
601 .enable_bit = 11,
638 bit = clk->enable_bit % 32; in std_clk_is_enabled()
639 reg = clk->enable_bit / 32; in std_clk_is_enabled()
651 BUG_ON(clk->enable_bit < 0 || clk->enable_bit > 63); in std_clk_enable()
[all …]
Dclk-prima2.c23 .enable_bit = 59,
31 .enable_bit = 60,
39 .enable_bit = 61,
53 .enable_bit = 34,
Dclk-atlas6.c23 .enable_bit = 59,
31 .enable_bit = 60,
39 .enable_bit = 61,
54 .enable_bit = 34,
/Linux-v4.19/arch/arm/mach-omap1/
Dclock_data.c102 .enable_bit = EN_CKOUT_ARM,
114 .enable_bit = CONF_MOD_SOSSI_CLK_EN_R,
136 .enable_bit = EN_PERCK,
155 .enable_bit = EN_GPIOCK,
166 .enable_bit = EN_XORPCK,
179 .enable_bit = EN_TIMCK,
192 .enable_bit = EN_WDTCK,
216 .enable_bit = EN_DSPCK,
238 .enable_bit = EN_PERCK,
250 .enable_bit = EN_XORPCK,
[all …]
Dclock.c47 return val & clk->enable_bit ? 48000000 : 12000000; in omap1_uart_recalc()
336 val &= ~(1 << clk->enable_bit); in omap1_set_uart_rate()
338 val |= (1 << clk->enable_bit); in omap1_set_uart_rate()
465 regval32 |= (1 << clk->enable_bit); in omap1_clk_enable_generic()
469 regval16 |= (1 << clk->enable_bit); in omap1_clk_enable_generic()
486 regval32 &= ~(1 << clk->enable_bit); in omap1_clk_disable_generic()
490 regval16 &= ~(1 << clk->enable_bit); in omap1_clk_disable_generic()
602 if ((regval32 & (1 << clk->enable_bit)) == 0) in omap1_clk_disable_unused()
/Linux-v4.19/tools/power/cpupower/utils/idle_monitor/
Damd_fam14h_idle.c99 unsigned int *enable_bit, in amd_fam14h_get_pci_info() argument
104 *enable_bit = PCI_NON_PC0_ENABLE_BIT; in amd_fam14h_get_pci_info()
108 *enable_bit = PCI_PC1_ENABLE_BIT; in amd_fam14h_get_pci_info()
112 *enable_bit = PCI_PC6_ENABLE_BIT; in amd_fam14h_get_pci_info()
116 *enable_bit = PCI_NBP1_ENTERED_BIT; in amd_fam14h_get_pci_info()
127 int enable_bit, pci_offset, ret; in amd_fam14h_init() local
130 ret = amd_fam14h_get_pci_info(state, &pci_offset, &enable_bit, cpu); in amd_fam14h_init()
137 val |= 1 << enable_bit; in amd_fam14h_init()
146 val |= 1 << enable_bit; in amd_fam14h_init()
150 state->name, PCI_MONITOR_ENABLE_REG, enable_bit, in amd_fam14h_init()
[all …]
/Linux-v4.19/drivers/clk/ti/
Dclkt_dflt.c154 *other_bit = clk->enable_bit; in omap2_clk_dflt_find_companion()
180 *idlest_bit = clk->enable_bit; in omap2_clk_dflt_find_idlest()
230 v &= ~(1 << clk->enable_bit); in omap2_dflt_clk_enable()
232 v |= (1 << clk->enable_bit); in omap2_dflt_clk_enable()
260 v |= (1 << clk->enable_bit); in omap2_dflt_clk_disable()
262 v &= ~(1 << clk->enable_bit); in omap2_dflt_clk_disable()
287 v ^= BIT(clk->enable_bit); in omap2_dflt_clk_is_enabled()
289 v &= BIT(clk->enable_bit); in omap2_dflt_clk_is_enabled()
Dgate.c113 clk_hw->enable_bit = bit_idx; in _register_gate()
148 gate->enable_bit = setup->bit_shift; in ti_clk_build_component_gate()
168 u8 enable_bit = 0; in _of_ti_gate_clk_setup() local
178 enable_bit = val; in _of_ti_gate_clk_setup()
195 enable_bit, clk_gate_flags, ops, hw_ops); in _of_ti_gate_clk_setup()
217 gate->enable_bit = val; in _of_ti_composite_gate_clk_setup()
Dinterface.c51 clk_hw->enable_bit = bit_idx; in _register_interface()
76 u8 enable_bit = 0; in _of_ti_interface_clk_setup() local
83 enable_bit = val; in _of_ti_interface_clk_setup()
92 enable_bit, ops); in _of_ti_interface_clk_setup()
Dclkt_iclk.c40 v |= (1 << clk->enable_bit); in omap2_clkt_iclk_allow_idle()
55 v &= ~(1 << clk->enable_bit); in omap2_clkt_iclk_deny_idle()
78 *idlest_bit = clk->enable_bit; in omap2430_clk_i2chs_find_idlest()
Dclk-3xxx.c161 *idlest_bit = clk->enable_bit + AM35XX_IPSS_ICK_EN_ACK_OFFSET; in am35xx_clk_find_idlest()
184 if (clk->enable_bit & AM35XX_IPSS_ICK_MASK) in am35xx_clk_find_companion()
185 *other_bit = clk->enable_bit + AM35XX_IPSS_ICK_FCK_OFFSET; in am35xx_clk_find_companion()
187 *other_bit = clk->enable_bit - AM35XX_IPSS_ICK_FCK_OFFSET; in am35xx_clk_find_companion()
Dclkctrl.c140 if (!clk->enable_bit) in _omap4_clkctrl_clk_enable()
157 val |= clk->enable_bit; in _omap4_clkctrl_clk_enable()
181 if (!clk->enable_bit) in _omap4_clkctrl_clk_disable()
214 if (val & clk->enable_bit) in _omap4_clkctrl_clk_is_enabled()
308 clk_hw->enable_bit = data->bit; in _ti_clkctrl_setup_gate()
526 hw->enable_bit = MODULEMODE_SWCTRL; in _ti_omap4_clkctrl_setup()
528 hw->enable_bit = MODULEMODE_HWCTRL; in _ti_omap4_clkctrl_setup()
/Linux-v4.19/drivers/clk/
Dclk-max9485.c73 u8 enable_bit; member
115 clk_hw->enable_bit, in max9485_clk_prepare()
116 clk_hw->enable_bit); in max9485_clk_prepare()
123 max9485_update_bits(clk_hw->drvdata, clk_hw->enable_bit, 0); in max9485_clk_unprepare()
206 u8 enable_bit; member
213 .enable_bit = MAX9485_MCLK_ENABLE,
231 .enable_bit = MAX9485_CLKOUT1_ENABLE,
240 .enable_bit = MAX9485_CLKOUT2_ENABLE,
322 drvdata->hw[i].enable_bit = max9485_clks[i].enable_bit; in max9485_i2c_probe()
/Linux-v4.19/drivers/clk/renesas/
Dclk-sh73a0.c94 u32 enable_bit = name[3] - '0'; in sh73a0_cpg_register_clock() local
97 switch (enable_bit) { in sh73a0_cpg_register_clock()
113 if (readl(cpg->reg + CPG_PLLECR) & BIT(enable_bit)) { in sh73a0_cpg_register_clock()
116 if (enable_bit == 1 || enable_bit == 2) in sh73a0_cpg_register_clock()
/Linux-v4.19/drivers/regulator/
Dmc13xxx.h20 int enable_bit; member
71 .enable_bit = prefix ## _reg ## _ ## _name ## EN, \
89 .enable_bit = prefix ## _reg ## _ ## _name ## EN, \
104 .enable_bit = prefix ## _reg ## _ ## _name ## EN, \
Dtps6586x-regulator.c62 int enable_bit[2]; member
131 .enable_bit[0] = (ebit0), \
133 .enable_bit[1] = (ebit1),
156 .enable_bit[0] = (ebit0), \
158 .enable_bit[1] = (ebit1),
277 ri->enable_bit[0] == ri->enable_bit[1]) in tps6586x_regulator_preinit()
288 if (!(val2 & (1 << ri->enable_bit[1]))) in tps6586x_regulator_preinit()
295 if (!(val1 & (1 << ri->enable_bit[0]))) { in tps6586x_regulator_preinit()
297 1 << ri->enable_bit[0]); in tps6586x_regulator_preinit()
303 1 << ri->enable_bit[1]); in tps6586x_regulator_preinit()
Dmc13xxx-regulator-core.c36 mc13xxx_regulators[id].enable_bit, in mc13xxx_regulator_enable()
37 mc13xxx_regulators[id].enable_bit); in mc13xxx_regulator_enable()
49 mc13xxx_regulators[id].enable_bit, 0); in mc13xxx_regulator_disable()
63 return (val & mc13xxx_regulators[id].enable_bit) != 0; in mc13xxx_regulator_is_enabled()
Dmc13783-regulator.c330 u32 en_val = mc13xxx_regulators[id].enable_bit; in mc13783_gpo_regulator_enable()
339 return mc13783_powermisc_rmw(priv, mc13xxx_regulators[id].enable_bit, in mc13783_gpo_regulator_enable()
355 dis_val = mc13xxx_regulators[id].enable_bit; in mc13783_gpo_regulator_disable()
357 return mc13783_powermisc_rmw(priv, mc13xxx_regulators[id].enable_bit, in mc13783_gpo_regulator_disable()
380 return (val & mc13xxx_regulators[id].enable_bit) != 0; in mc13783_gpo_regulator_is_enabled()
Dda903x.c86 int enable_bit; member
145 1 << info->enable_bit); in da903x_enable()
154 1 << info->enable_bit); in da903x_disable()
168 return !!(reg_val & (1 << info->enable_bit)); in da903x_is_enabled()
330 .enable_bit = (ebit), \
352 .enable_bit = (ebit), \
/Linux-v4.19/include/linux/
Dsh_clk.h57 unsigned int enable_bit; member
121 .enable_bit = _enable_bit, \
155 .enable_bit = _shift, \
179 .enable_bit = 0, /* unused */ \
192 .enable_bit = 0, /* unused */ \
/Linux-v4.19/drivers/sh/clk/
Dcpg.c56 sh_clk_write(sh_clk_read(clk) & ~(1 << clk->enable_bit), clk); in sh_clk_mstp_enable()
71 (read(mapped_status) & (1 << clk->enable_bit)) && i; in sh_clk_mstp_enable()
76 clk->enable_reg, clk->enable_bit); in sh_clk_mstp_enable()
85 sh_clk_write(sh_clk_read(clk) | (1 << clk->enable_bit), clk); in sh_clk_mstp_disable()
138 idx = (sh_clk_read(clk) >> clk->enable_bit) & clk->div_mask; in sh_clk_div_recalc()
154 value &= ~(clk->div_mask << clk->enable_bit); in sh_clk_div_set_rate()
155 value |= (idx << clk->enable_bit); in sh_clk_div_set_rate()
/Linux-v4.19/arch/arm/mach-omap2/
Dcm2xxx.c140 static int _omap2xxx_apll_enable(u8 enable_bit, u8 status_bit) in _omap2xxx_apll_enable() argument
144 m = EN_APLL_LOCKED << enable_bit; in _omap2xxx_apll_enable()
163 static void _omap2xxx_apll_disable(u8 enable_bit) in _omap2xxx_apll_disable() argument
168 v &= ~(EN_APLL_LOCKED << enable_bit); in _omap2xxx_apll_disable()
/Linux-v4.19/arch/mips/pci/
Dpci-virtio-guest.c23 __BITFIELD_FIELD(unsigned enable_bit : 1, /* 31 */
51 pca.enable_bit = 1; in pci_virtio_guest_write_config_addr()
/Linux-v4.19/drivers/clk/ingenic/
Djz4740-cgu.c84 .enable_bit = 8,
281 cppcr &= ~BIT(jz4740_cgu_clocks[JZ4740_CLK_PLL].pll.enable_bit); in jz4740_clock_suspend()
290 cppcr |= BIT(jz4740_cgu_clocks[JZ4740_CLK_PLL].pll.enable_bit); in jz4740_clock_resume()
/Linux-v4.19/drivers/watchdog/
DiTCO_wdt.c157 u32 enable_bit; in no_reboot_bit() local
162 enable_bit = 0x00000010; in no_reboot_bit()
165 enable_bit = 0x00000020; in no_reboot_bit()
170 enable_bit = 0x00000002; in no_reboot_bit()
174 return enable_bit; in no_reboot_bit()

12