Home
last modified time | relevance | path

Searched refs:SRI (Results 1 – 25 of 33) sorted by relevance

12

/Linux-v4.19/drivers/gpu/drm/amd/display/dc/dce/
Ddce_link_encoder.h40 SRI(AUX_CONTROL, DP_AUX, id), \
41 SRI(AUX_DPHY_RX_CONTROL0, DP_AUX, id)
44 SRI(DC_HPD_CONTROL, HPD, id)
51 SRI(DIG_BE_CNTL, DIG, id), \
52 SRI(DIG_BE_EN_CNTL, DIG, id), \
53 SRI(DP_CONFIG, DP, id), \
54 SRI(DP_DPHY_CNTL, DP, id), \
55 SRI(DP_DPHY_PRBS_CNTL, DP, id), \
56 SRI(DP_DPHY_SCRAM_CNTL, DP, id),\
57 SRI(DP_DPHY_SYM0, DP, id), \
[all …]
Ddce_transform.h39 SRI(LB_DATA_FORMAT, LB, id), \
40 SRI(GAMUT_REMAP_CONTROL, DCP, id), \
41 SRI(GAMUT_REMAP_C11_C12, DCP, id), \
42 SRI(GAMUT_REMAP_C13_C14, DCP, id), \
43 SRI(GAMUT_REMAP_C21_C22, DCP, id), \
44 SRI(GAMUT_REMAP_C23_C24, DCP, id), \
45 SRI(GAMUT_REMAP_C31_C32, DCP, id), \
46 SRI(GAMUT_REMAP_C33_C34, DCP, id), \
47 SRI(OUTPUT_CSC_C11_C12, DCP, id), \
48 SRI(OUTPUT_CSC_C13_C14, DCP, id), \
[all …]
Ddce_stream_encoder.h44 SRI(AFMT_AVI_INFO0, DIG, id), \
45 SRI(AFMT_AVI_INFO1, DIG, id), \
46 SRI(AFMT_AVI_INFO2, DIG, id), \
47 SRI(AFMT_AVI_INFO3, DIG, id)
50 SRI(AFMT_GENERIC_0, DIG, id), \
51 SRI(AFMT_GENERIC_1, DIG, id), \
52 SRI(AFMT_GENERIC_2, DIG, id), \
53 SRI(AFMT_GENERIC_3, DIG, id), \
54 SRI(AFMT_GENERIC_4, DIG, id), \
55 SRI(AFMT_GENERIC_5, DIG, id), \
[all …]
Ddce_ipp.h35 SRI(CUR_UPDATE, DCP, id), \
36 SRI(CUR_CONTROL, DCP, id), \
37 SRI(CUR_POSITION, DCP, id), \
38 SRI(CUR_HOT_SPOT, DCP, id), \
39 SRI(CUR_COLOR1, DCP, id), \
40 SRI(CUR_COLOR2, DCP, id), \
41 SRI(CUR_SIZE, DCP, id), \
42 SRI(CUR_SURFACE_ADDRESS_HIGH, DCP, id), \
43 SRI(CUR_SURFACE_ADDRESS, DCP, id), \
44 SRI(PRESCALE_GRPH_CONTROL, DCP, id), \
[all …]
Ddce_opp.h44 SRI(FMT_DYNAMIC_EXP_CNTL, FMT, id), \
45 SRI(FMT_BIT_DEPTH_CONTROL, FMT, id), \
46 SRI(FMT_CONTROL, FMT, id), \
47 SRI(FMT_DITHER_RAND_R_SEED, FMT, id), \
48 SRI(FMT_DITHER_RAND_G_SEED, FMT, id), \
49 SRI(FMT_DITHER_RAND_B_SEED, FMT, id), \
50 SRI(FMT_CLAMP_CNTL, FMT, id), \
51 SRI(FMT_CLAMP_COMPONENT_R, FMT, id), \
52 SRI(FMT_CLAMP_COMPONENT_G, FMT, id), \
53 SRI(FMT_CLAMP_COMPONENT_B, FMT, id)
[all …]
Ddce_mem_input.h35 SRI(GRPH_ENABLE, DCP, id),\
36 SRI(GRPH_CONTROL, DCP, id),\
37 SRI(GRPH_X_START, DCP, id),\
38 SRI(GRPH_Y_START, DCP, id),\
39 SRI(GRPH_X_END, DCP, id),\
40 SRI(GRPH_Y_END, DCP, id),\
41 SRI(GRPH_PITCH, DCP, id),\
42 SRI(HW_ROTATION, DCP, id),\
43 SRI(GRPH_SWAP_CNTL, DCP, id),\
44 SRI(PRESCALE_GRPH_CONTROL, DCP, id),\
[all …]
Ddce_aux.h31 SRI(AUX_CONTROL, DP_AUX, id), \
32 SRI(AUX_ARB_CONTROL, DP_AUX, id), \
33 SRI(AUX_SW_DATA, DP_AUX, id), \
34 SRI(AUX_SW_CONTROL, DP_AUX, id), \
35 SRI(AUX_INTERRUPT_CONTROL, DP_AUX, id), \
36 SRI(AUX_SW_STATUS, DP_AUX, id), \
Ddce_abm.h58 SRI(DC_ABM1_HG_SAMPLE_RATE, ABM, id), \
59 SRI(DC_ABM1_LS_SAMPLE_RATE, ABM, id), \
60 SRI(BL1_PWM_BL_UPDATE_SAMPLE_RATE, ABM, id), \
61 SRI(DC_ABM1_HG_MISC_CTRL, ABM, id), \
62 SRI(DC_ABM1_IPCSC_COEFF_SEL, ABM, id), \
63 SRI(BL1_PWM_CURRENT_ABM_LEVEL, ABM, id), \
64 SRI(BL1_PWM_TARGET_ABM_LEVEL, ABM, id), \
65 SRI(BL1_PWM_USER_LEVEL, ABM, id), \
66 SRI(DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES, ABM, id), \
67 SRI(DC_ABM1_HGLS_REG_READ_PROGRESS, ABM, id), \
Ddce_clock_source.h34 SRI(RESYNC_CNTL, PIXCLK, id), \
35 SRI(PLL_CNTL, BPHYC_PLL, id)
38 SRI(RESYNC_CNTL, PIXCLK, id), \
39 SRI(PLL_CNTL, DCCG_PLL, id)
42 SRI(PIXCLK_RESYNC_CNTL, PHYPLL, id)
61 SRI(PIXCLK_RESYNC_CNTL, PHYPLL, pllid),\
Ddce_audio.h31 SRI(AZALIA_F0_CODEC_ENDPOINT_INDEX, AZF0ENDPOINT, id),\
32 SRI(AZALIA_F0_CODEC_ENDPOINT_DATA, AZF0ENDPOINT, id),\
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/dcn10/
Ddcn10_hubp.h35 SRI(DCHUBP_CNTL, HUBP, id),\
36 SRI(HUBPREQ_DEBUG_DB, HUBP, id),\
37 SRI(DCSURF_ADDR_CONFIG, HUBP, id),\
38 SRI(DCSURF_TILING_CONFIG, HUBP, id),\
39 SRI(DCSURF_SURFACE_PITCH, HUBPREQ, id),\
40 SRI(DCSURF_SURFACE_PITCH_C, HUBPREQ, id),\
41 SRI(DCSURF_SURFACE_CONFIG, HUBP, id),\
42 SRI(DCSURF_FLIP_CONTROL, HUBPREQ, id),\
43 SRI(DCSURF_PRI_VIEWPORT_DIMENSION, HUBP, id), \
44 SRI(DCSURF_PRI_VIEWPORT_START, HUBP, id), \
[all …]
Ddcn10_stream_encoder.h35 SRI(AFMT_CNTL, DIG, id), \
36 SRI(AFMT_GENERIC_0, DIG, id), \
37 SRI(AFMT_GENERIC_1, DIG, id), \
38 SRI(AFMT_GENERIC_2, DIG, id), \
39 SRI(AFMT_GENERIC_3, DIG, id), \
40 SRI(AFMT_GENERIC_4, DIG, id), \
41 SRI(AFMT_GENERIC_5, DIG, id), \
42 SRI(AFMT_GENERIC_6, DIG, id), \
43 SRI(AFMT_GENERIC_7, DIG, id), \
44 SRI(AFMT_GENERIC_HDR, DIG, id), \
[all …]
Ddcn10_dpp.h45 SRI(CM_GAMUT_REMAP_CONTROL, CM, id),\
46 SRI(CM_GAMUT_REMAP_C11_C12, CM, id),\
47 SRI(CM_GAMUT_REMAP_C13_C14, CM, id),\
48 SRI(CM_GAMUT_REMAP_C21_C22, CM, id),\
49 SRI(CM_GAMUT_REMAP_C23_C24, CM, id),\
50 SRI(CM_GAMUT_REMAP_C31_C32, CM, id),\
51 SRI(CM_GAMUT_REMAP_C33_C34, CM, id),\
52 SRI(DSCL_EXT_OVERSCAN_LEFT_RIGHT, DSCL, id), \
53 SRI(DSCL_EXT_OVERSCAN_TOP_BOTTOM, DSCL, id), \
54 SRI(OTG_H_BLANK, DSCL, id), \
[all …]
Ddcn10_optc.h35 SRI(OTG_VSTARTUP_PARAM, OTG, inst),\
36 SRI(OTG_VUPDATE_PARAM, OTG, inst),\
37 SRI(OTG_VREADY_PARAM, OTG, inst),\
38 SRI(OTG_BLANK_CONTROL, OTG, inst),\
39 SRI(OTG_MASTER_UPDATE_LOCK, OTG, inst),\
40 SRI(OTG_GLOBAL_CONTROL0, OTG, inst),\
41 SRI(OTG_DOUBLE_BUFFER_CONTROL, OTG, inst),\
42 SRI(OTG_H_TOTAL, OTG, inst),\
43 SRI(OTG_H_BLANK_START_END, OTG, inst),\
44 SRI(OTG_H_SYNC_A, OTG, inst),\
[all …]
Ddcn10_link_encoder.h36 SRI(AUX_CONTROL, DP_AUX, id), \
37 SRI(AUX_DPHY_RX_CONTROL0, DP_AUX, id)
40 SRI(DC_HPD_CONTROL, HPD, id)
43 SRI(DIG_BE_CNTL, DIG, id), \
44 SRI(DIG_BE_EN_CNTL, DIG, id), \
45 SRI(TMDS_CTL_BITS, DIG, id), \
46 SRI(DP_CONFIG, DP, id), \
47 SRI(DP_DPHY_CNTL, DP, id), \
48 SRI(DP_DPHY_PRBS_CNTL, DP, id), \
49 SRI(DP_DPHY_SCRAM_CNTL, DP, id),\
[all …]
Ddcn10_ipp.h35 SRI(FORMAT_CONTROL, CNVC_CFG, id), \
36 SRI(CNVC_SURFACE_PIXEL_FORMAT, CNVC_CFG, id), \
37 SRI(CURSOR0_CONTROL, CNVC_CUR, id), \
38 SRI(CURSOR0_COLOR0, CNVC_CUR, id), \
39 SRI(CURSOR0_COLOR1, CNVC_CUR, id)
43 SRI(CURSOR_SETTINS, HUBPREQ, id), \
44 SRI(CURSOR_SURFACE_ADDRESS_HIGH, CURSOR, id), \
45 SRI(CURSOR_SURFACE_ADDRESS, CURSOR, id), \
46 SRI(CURSOR_SIZE, CURSOR, id), \
47 SRI(CURSOR_CONTROL, CURSOR, id), \
[all …]
Ddcn10_opp.h37 SRI(FMT_BIT_DEPTH_CONTROL, FMT, id), \
38 SRI(FMT_CONTROL, FMT, id), \
39 SRI(FMT_DITHER_RAND_R_SEED, FMT, id), \
40 SRI(FMT_DITHER_RAND_G_SEED, FMT, id), \
41 SRI(FMT_DITHER_RAND_B_SEED, FMT, id), \
42 SRI(FMT_CLAMP_CNTL, FMT, id), \
43 SRI(FMT_DYNAMIC_EXP_CNTL, FMT, id), \
44 SRI(FMT_MAP420_MEMORY_CONTROL, FMT, id), \
45 SRI(OPPBUF_CONTROL, OPPBUF, id),\
46 SRI(OPPBUF_3D_PARAMETERS_0, OPPBUF, id), \
[all …]
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/i2caux/dce110/
Daux_engine_dce110.h32 SRI(AUX_CONTROL, DP_AUX, id), \
33 SRI(AUX_ARB_CONTROL, DP_AUX, id), \
34 SRI(AUX_SW_DATA, DP_AUX, id), \
35 SRI(AUX_SW_CONTROL, DP_AUX, id), \
36 SRI(AUX_INTERRUPT_CONTROL, DP_AUX, id), \
37 SRI(AUX_SW_STATUS, DP_AUX, id), \
Di2c_hw_engine_dce110.h30 SRI(SETUP, DC_I2C_DDC, id),\
31 SRI(SPEED, DC_I2C_DDC, id),\
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/irq/dce120/
Dirq_service_dce120.c93 #define SRI(reg_name, block, id)\ macro
99 .enable_reg = SRI(reg1, block, reg_num),\
106 .ack_reg = SRI(reg2, block, reg_num),\
117 .status_reg = SRI(DC_HPD_INT_STATUS, HPD, reg_num),\
126 .status_reg = SRI(DC_HPD_INT_STATUS, HPD, reg_num),\
134 .status_reg = SRI(GRPH_INTERRUPT_STATUS, DCP, reg_num),\
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/irq/dcn10/
Dirq_service_dcn10.c162 #define SRI(reg_name, block, id)\ macro
168 .enable_reg = SRI(reg1, block, reg_num),\
175 .ack_reg = SRI(reg2, block, reg_num),\
186 .status_reg = SRI(DC_HPD_INT_STATUS, HPD, reg_num),\
195 .status_reg = SRI(DC_HPD_INT_STATUS, HPD, reg_num),\
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/i2caux/dce100/
Di2caux_dce100.c47 #define SRI(reg_name, block, id)\ macro
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/i2caux/dce112/
Di2caux_dce112.c50 #define SRI(reg_name, block, id)\ macro
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/i2caux/dcn10/
Di2caux_dcn10.c58 #define SRI(reg_name, block, id)\ macro
/Linux-v4.19/drivers/gpu/drm/amd/display/dc/i2caux/dce120/
Di2caux_dce120.c58 #define SRI(reg_name, block, id)\ macro

12