Home
last modified time | relevance | path

Searched refs:PP_CONTROL (Results 1 – 12 of 12) sorted by relevance

/Linux-v4.19/drivers/gpu/drm/gma500/
Dpsb_lid.c40 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) | POWER_TARGET_ON); in psb_lid_timer_func()
56 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) & ~POWER_TARGET_ON); in psb_lid_timer_func()
Dpsb_intel_lvds.c232 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) | in psb_intel_lvds_set_power()
243 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) & in psb_intel_lvds_set_power()
277 lvds_priv->savePP_CONTROL = REG_READ(PP_CONTROL); in psb_intel_lvds_save()
328 REG_WRITE(PP_CONTROL, lvds_priv->savePP_CONTROL); in psb_intel_lvds_restore()
332 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) | in psb_intel_lvds_restore()
338 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) & in psb_intel_lvds_restore()
Dcdv_intel_dp.c390 pp = REG_READ(PP_CONTROL); in cdv_intel_edp_panel_vdd_on()
393 REG_WRITE(PP_CONTROL, pp); in cdv_intel_edp_panel_vdd_on()
394 REG_READ(PP_CONTROL); in cdv_intel_edp_panel_vdd_on()
404 pp = REG_READ(PP_CONTROL); in cdv_intel_edp_panel_vdd_off()
407 REG_WRITE(PP_CONTROL, pp); in cdv_intel_edp_panel_vdd_off()
408 REG_READ(PP_CONTROL); in cdv_intel_edp_panel_vdd_off()
423 pp = REG_READ(PP_CONTROL); in cdv_intel_edp_panel_on()
427 REG_WRITE(PP_CONTROL, pp); in cdv_intel_edp_panel_on()
428 REG_READ(PP_CONTROL); in cdv_intel_edp_panel_on()
448 pp = REG_READ(PP_CONTROL); in cdv_intel_edp_panel_off()
[all …]
Doaktrail_lvds.c56 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) | in oaktrail_lvds_set_power()
67 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) & in oaktrail_lvds_set_power()
Dcdv_intel_lvds.c209 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) | in cdv_intel_lvds_set_power()
220 REG_WRITE(PP_CONTROL, REG_READ(PP_CONTROL) & in cdv_intel_lvds_set_power()
Doaktrail_device.c243 regs->psb.savePP_CONTROL = PSB_RVDC32(PP_CONTROL); in oaktrail_save_display_registers()
272 PSB_WVDC32(0, PP_CONTROL); in oaktrail_save_display_registers()
380 PSB_WVDC32(regs->psb.savePP_CONTROL, PP_CONTROL); in oaktrail_restore_display_registers()
Dcdv_device.c289 regs->cdv.savePP_CONTROL = REG_READ(PP_CONTROL); in cdv_save_display_registers()
368 REG_WRITE(PP_CONTROL, regs->cdv.savePP_CONTROL); in cdv_restore_display_registers()
Dpsb_intel_reg.h180 #define PP_CONTROL 0x61204 macro
/Linux-v4.19/drivers/gpu/drm/i915/
Dintel_lvds.c160 pps->powerdown_on_reset = I915_READ(PP_CONTROL(0)) & PANEL_POWER_RESET; in intel_lvds_pps_get_hw_state()
214 val = I915_READ(PP_CONTROL(0)); in intel_lvds_pps_init_hw()
218 I915_WRITE(PP_CONTROL(0), val); in intel_lvds_pps_init_hw()
323 I915_WRITE(PP_CONTROL(0), I915_READ(PP_CONTROL(0)) | PANEL_POWER_ON); in intel_enable_lvds()
339 I915_WRITE(PP_CONTROL(0), I915_READ(PP_CONTROL(0)) & ~PANEL_POWER_ON); in intel_disable_lvds()
Dintel_dp.c710 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD; in vlv_pipe_has_vdd_on()
832 regs->pp_ctrl = PP_CONTROL(pps_idx); in intel_pps_get_registers()
880 pp_ctrl_reg = PP_CONTROL(pipe); in edp_notify_handler()
Dintel_display.c1214 pp_reg = PP_CONTROL(0); in assert_panel_unlocked()
1236 pp_reg = PP_CONTROL(pipe); in assert_panel_unlocked()
1241 pp_reg = PP_CONTROL(0); in assert_panel_unlocked()
14110 u32 val = I915_READ(PP_CONTROL(pps_idx)); in intel_pps_unlock_regs_wa()
14113 I915_WRITE(PP_CONTROL(pps_idx), val); in intel_pps_unlock_regs_wa()
Di915_reg.h4653 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL) macro