1 /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ 2 /* 3 * Microsemi Ocelot Switch driver 4 * 5 * Copyright (c) 2017 Microsemi Corporation 6 */ 7 8 #ifndef _MSCC_OCELOT_HSIO_H_ 9 #define _MSCC_OCELOT_HSIO_H_ 10 11 #define HSIO_PLL5G_CFG0_ENA_ROT BIT(31) 12 #define HSIO_PLL5G_CFG0_ENA_LANE BIT(30) 13 #define HSIO_PLL5G_CFG0_ENA_CLKTREE BIT(29) 14 #define HSIO_PLL5G_CFG0_DIV4 BIT(28) 15 #define HSIO_PLL5G_CFG0_ENA_LOCK_FINE BIT(27) 16 #define HSIO_PLL5G_CFG0_SELBGV820(x) (((x) << 23) & GENMASK(26, 23)) 17 #define HSIO_PLL5G_CFG0_SELBGV820_M GENMASK(26, 23) 18 #define HSIO_PLL5G_CFG0_SELBGV820_X(x) (((x) & GENMASK(26, 23)) >> 23) 19 #define HSIO_PLL5G_CFG0_LOOP_BW_RES(x) (((x) << 18) & GENMASK(22, 18)) 20 #define HSIO_PLL5G_CFG0_LOOP_BW_RES_M GENMASK(22, 18) 21 #define HSIO_PLL5G_CFG0_LOOP_BW_RES_X(x) (((x) & GENMASK(22, 18)) >> 18) 22 #define HSIO_PLL5G_CFG0_SELCPI(x) (((x) << 16) & GENMASK(17, 16)) 23 #define HSIO_PLL5G_CFG0_SELCPI_M GENMASK(17, 16) 24 #define HSIO_PLL5G_CFG0_SELCPI_X(x) (((x) & GENMASK(17, 16)) >> 16) 25 #define HSIO_PLL5G_CFG0_ENA_VCO_CONTRH BIT(15) 26 #define HSIO_PLL5G_CFG0_ENA_CP1 BIT(14) 27 #define HSIO_PLL5G_CFG0_ENA_VCO_BUF BIT(13) 28 #define HSIO_PLL5G_CFG0_ENA_BIAS BIT(12) 29 #define HSIO_PLL5G_CFG0_CPU_CLK_DIV(x) (((x) << 6) & GENMASK(11, 6)) 30 #define HSIO_PLL5G_CFG0_CPU_CLK_DIV_M GENMASK(11, 6) 31 #define HSIO_PLL5G_CFG0_CPU_CLK_DIV_X(x) (((x) & GENMASK(11, 6)) >> 6) 32 #define HSIO_PLL5G_CFG0_CORE_CLK_DIV(x) ((x) & GENMASK(5, 0)) 33 #define HSIO_PLL5G_CFG0_CORE_CLK_DIV_M GENMASK(5, 0) 34 35 #define HSIO_PLL5G_CFG1_ENA_DIRECT BIT(18) 36 #define HSIO_PLL5G_CFG1_ROT_SPEED BIT(17) 37 #define HSIO_PLL5G_CFG1_ROT_DIR BIT(16) 38 #define HSIO_PLL5G_CFG1_READBACK_DATA_SEL BIT(15) 39 #define HSIO_PLL5G_CFG1_RC_ENABLE BIT(14) 40 #define HSIO_PLL5G_CFG1_RC_CTRL_DATA(x) (((x) << 6) & GENMASK(13, 6)) 41 #define HSIO_PLL5G_CFG1_RC_CTRL_DATA_M GENMASK(13, 6) 42 #define HSIO_PLL5G_CFG1_RC_CTRL_DATA_X(x) (((x) & GENMASK(13, 6)) >> 6) 43 #define HSIO_PLL5G_CFG1_QUARTER_RATE BIT(5) 44 #define HSIO_PLL5G_CFG1_PWD_TX BIT(4) 45 #define HSIO_PLL5G_CFG1_PWD_RX BIT(3) 46 #define HSIO_PLL5G_CFG1_OUT_OF_RANGE_RECAL_ENA BIT(2) 47 #define HSIO_PLL5G_CFG1_HALF_RATE BIT(1) 48 #define HSIO_PLL5G_CFG1_FORCE_SET_ENA BIT(0) 49 50 #define HSIO_PLL5G_CFG2_ENA_TEST_MODE BIT(30) 51 #define HSIO_PLL5G_CFG2_ENA_PFD_IN_FLIP BIT(29) 52 #define HSIO_PLL5G_CFG2_ENA_VCO_NREF_TESTOUT BIT(28) 53 #define HSIO_PLL5G_CFG2_ENA_FBTESTOUT BIT(27) 54 #define HSIO_PLL5G_CFG2_ENA_RCPLL BIT(26) 55 #define HSIO_PLL5G_CFG2_ENA_CP2 BIT(25) 56 #define HSIO_PLL5G_CFG2_ENA_CLK_BYPASS1 BIT(24) 57 #define HSIO_PLL5G_CFG2_AMPC_SEL(x) (((x) << 16) & GENMASK(23, 16)) 58 #define HSIO_PLL5G_CFG2_AMPC_SEL_M GENMASK(23, 16) 59 #define HSIO_PLL5G_CFG2_AMPC_SEL_X(x) (((x) & GENMASK(23, 16)) >> 16) 60 #define HSIO_PLL5G_CFG2_ENA_CLK_BYPASS BIT(15) 61 #define HSIO_PLL5G_CFG2_PWD_AMPCTRL_N BIT(14) 62 #define HSIO_PLL5G_CFG2_ENA_AMPCTRL BIT(13) 63 #define HSIO_PLL5G_CFG2_ENA_AMP_CTRL_FORCE BIT(12) 64 #define HSIO_PLL5G_CFG2_FRC_FSM_POR BIT(11) 65 #define HSIO_PLL5G_CFG2_DISABLE_FSM_POR BIT(10) 66 #define HSIO_PLL5G_CFG2_GAIN_TEST(x) (((x) << 5) & GENMASK(9, 5)) 67 #define HSIO_PLL5G_CFG2_GAIN_TEST_M GENMASK(9, 5) 68 #define HSIO_PLL5G_CFG2_GAIN_TEST_X(x) (((x) & GENMASK(9, 5)) >> 5) 69 #define HSIO_PLL5G_CFG2_EN_RESET_OVERRUN BIT(4) 70 #define HSIO_PLL5G_CFG2_EN_RESET_LIM_DET BIT(3) 71 #define HSIO_PLL5G_CFG2_EN_RESET_FRQ_DET BIT(2) 72 #define HSIO_PLL5G_CFG2_DISABLE_FSM BIT(1) 73 #define HSIO_PLL5G_CFG2_ENA_GAIN_TEST BIT(0) 74 75 #define HSIO_PLL5G_CFG3_TEST_ANA_OUT_SEL(x) (((x) << 22) & GENMASK(23, 22)) 76 #define HSIO_PLL5G_CFG3_TEST_ANA_OUT_SEL_M GENMASK(23, 22) 77 #define HSIO_PLL5G_CFG3_TEST_ANA_OUT_SEL_X(x) (((x) & GENMASK(23, 22)) >> 22) 78 #define HSIO_PLL5G_CFG3_TESTOUT_SEL(x) (((x) << 19) & GENMASK(21, 19)) 79 #define HSIO_PLL5G_CFG3_TESTOUT_SEL_M GENMASK(21, 19) 80 #define HSIO_PLL5G_CFG3_TESTOUT_SEL_X(x) (((x) & GENMASK(21, 19)) >> 19) 81 #define HSIO_PLL5G_CFG3_ENA_ANA_TEST_OUT BIT(18) 82 #define HSIO_PLL5G_CFG3_ENA_TEST_OUT BIT(17) 83 #define HSIO_PLL5G_CFG3_SEL_FBDCLK BIT(16) 84 #define HSIO_PLL5G_CFG3_SEL_CML_CMOS_PFD BIT(15) 85 #define HSIO_PLL5G_CFG3_RST_FB_N BIT(14) 86 #define HSIO_PLL5G_CFG3_FORCE_VCO_CONTRH BIT(13) 87 #define HSIO_PLL5G_CFG3_FORCE_LO BIT(12) 88 #define HSIO_PLL5G_CFG3_FORCE_HI BIT(11) 89 #define HSIO_PLL5G_CFG3_FORCE_ENA BIT(10) 90 #define HSIO_PLL5G_CFG3_FORCE_CP BIT(9) 91 #define HSIO_PLL5G_CFG3_FBDIVSEL_TST_ENA BIT(8) 92 #define HSIO_PLL5G_CFG3_FBDIVSEL(x) ((x) & GENMASK(7, 0)) 93 #define HSIO_PLL5G_CFG3_FBDIVSEL_M GENMASK(7, 0) 94 95 #define HSIO_PLL5G_CFG4_IB_BIAS_CTRL(x) (((x) << 16) & GENMASK(23, 16)) 96 #define HSIO_PLL5G_CFG4_IB_BIAS_CTRL_M GENMASK(23, 16) 97 #define HSIO_PLL5G_CFG4_IB_BIAS_CTRL_X(x) (((x) & GENMASK(23, 16)) >> 16) 98 #define HSIO_PLL5G_CFG4_IB_CTRL(x) ((x) & GENMASK(15, 0)) 99 #define HSIO_PLL5G_CFG4_IB_CTRL_M GENMASK(15, 0) 100 101 #define HSIO_PLL5G_CFG5_OB_BIAS_CTRL(x) (((x) << 16) & GENMASK(23, 16)) 102 #define HSIO_PLL5G_CFG5_OB_BIAS_CTRL_M GENMASK(23, 16) 103 #define HSIO_PLL5G_CFG5_OB_BIAS_CTRL_X(x) (((x) & GENMASK(23, 16)) >> 16) 104 #define HSIO_PLL5G_CFG5_OB_CTRL(x) ((x) & GENMASK(15, 0)) 105 #define HSIO_PLL5G_CFG5_OB_CTRL_M GENMASK(15, 0) 106 107 #define HSIO_PLL5G_CFG6_REFCLK_SEL_SRC BIT(23) 108 #define HSIO_PLL5G_CFG6_REFCLK_SEL(x) (((x) << 20) & GENMASK(22, 20)) 109 #define HSIO_PLL5G_CFG6_REFCLK_SEL_M GENMASK(22, 20) 110 #define HSIO_PLL5G_CFG6_REFCLK_SEL_X(x) (((x) & GENMASK(22, 20)) >> 20) 111 #define HSIO_PLL5G_CFG6_REFCLK_SRC BIT(19) 112 #define HSIO_PLL5G_CFG6_POR_DEL_SEL(x) (((x) << 16) & GENMASK(17, 16)) 113 #define HSIO_PLL5G_CFG6_POR_DEL_SEL_M GENMASK(17, 16) 114 #define HSIO_PLL5G_CFG6_POR_DEL_SEL_X(x) (((x) & GENMASK(17, 16)) >> 16) 115 #define HSIO_PLL5G_CFG6_DIV125REF_SEL(x) (((x) << 8) & GENMASK(15, 8)) 116 #define HSIO_PLL5G_CFG6_DIV125REF_SEL_M GENMASK(15, 8) 117 #define HSIO_PLL5G_CFG6_DIV125REF_SEL_X(x) (((x) & GENMASK(15, 8)) >> 8) 118 #define HSIO_PLL5G_CFG6_ENA_REFCLKC2 BIT(7) 119 #define HSIO_PLL5G_CFG6_ENA_FBCLKC2 BIT(6) 120 #define HSIO_PLL5G_CFG6_DDR_CLK_DIV(x) ((x) & GENMASK(5, 0)) 121 #define HSIO_PLL5G_CFG6_DDR_CLK_DIV_M GENMASK(5, 0) 122 123 #define HSIO_PLL5G_STATUS0_RANGE_LIM BIT(12) 124 #define HSIO_PLL5G_STATUS0_OUT_OF_RANGE_ERR BIT(11) 125 #define HSIO_PLL5G_STATUS0_CALIBRATION_ERR BIT(10) 126 #define HSIO_PLL5G_STATUS0_CALIBRATION_DONE BIT(9) 127 #define HSIO_PLL5G_STATUS0_READBACK_DATA(x) (((x) << 1) & GENMASK(8, 1)) 128 #define HSIO_PLL5G_STATUS0_READBACK_DATA_M GENMASK(8, 1) 129 #define HSIO_PLL5G_STATUS0_READBACK_DATA_X(x) (((x) & GENMASK(8, 1)) >> 1) 130 #define HSIO_PLL5G_STATUS0_LOCK_STATUS BIT(0) 131 132 #define HSIO_PLL5G_STATUS1_SIG_DEL(x) (((x) << 21) & GENMASK(28, 21)) 133 #define HSIO_PLL5G_STATUS1_SIG_DEL_M GENMASK(28, 21) 134 #define HSIO_PLL5G_STATUS1_SIG_DEL_X(x) (((x) & GENMASK(28, 21)) >> 21) 135 #define HSIO_PLL5G_STATUS1_GAIN_STAT(x) (((x) << 16) & GENMASK(20, 16)) 136 #define HSIO_PLL5G_STATUS1_GAIN_STAT_M GENMASK(20, 16) 137 #define HSIO_PLL5G_STATUS1_GAIN_STAT_X(x) (((x) & GENMASK(20, 16)) >> 16) 138 #define HSIO_PLL5G_STATUS1_FBCNT_DIF(x) (((x) << 4) & GENMASK(13, 4)) 139 #define HSIO_PLL5G_STATUS1_FBCNT_DIF_M GENMASK(13, 4) 140 #define HSIO_PLL5G_STATUS1_FBCNT_DIF_X(x) (((x) & GENMASK(13, 4)) >> 4) 141 #define HSIO_PLL5G_STATUS1_FSM_STAT(x) (((x) << 1) & GENMASK(3, 1)) 142 #define HSIO_PLL5G_STATUS1_FSM_STAT_M GENMASK(3, 1) 143 #define HSIO_PLL5G_STATUS1_FSM_STAT_X(x) (((x) & GENMASK(3, 1)) >> 1) 144 #define HSIO_PLL5G_STATUS1_FSM_LOCK BIT(0) 145 146 #define HSIO_PLL5G_BIST_CFG0_PLLB_START_BIST BIT(31) 147 #define HSIO_PLL5G_BIST_CFG0_PLLB_MEAS_MODE BIT(30) 148 #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_REPEAT(x) (((x) << 20) & GENMASK(23, 20)) 149 #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_REPEAT_M GENMASK(23, 20) 150 #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_REPEAT_X(x) (((x) & GENMASK(23, 20)) >> 20) 151 #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_UNCERT(x) (((x) << 16) & GENMASK(19, 16)) 152 #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_UNCERT_M GENMASK(19, 16) 153 #define HSIO_PLL5G_BIST_CFG0_PLLB_LOCK_UNCERT_X(x) (((x) & GENMASK(19, 16)) >> 16) 154 #define HSIO_PLL5G_BIST_CFG0_PLLB_DIV_FACTOR_PRE(x) ((x) & GENMASK(15, 0)) 155 #define HSIO_PLL5G_BIST_CFG0_PLLB_DIV_FACTOR_PRE_M GENMASK(15, 0) 156 157 #define HSIO_PLL5G_BIST_STAT0_PLLB_FSM_STAT(x) (((x) << 4) & GENMASK(7, 4)) 158 #define HSIO_PLL5G_BIST_STAT0_PLLB_FSM_STAT_M GENMASK(7, 4) 159 #define HSIO_PLL5G_BIST_STAT0_PLLB_FSM_STAT_X(x) (((x) & GENMASK(7, 4)) >> 4) 160 #define HSIO_PLL5G_BIST_STAT0_PLLB_BUSY BIT(2) 161 #define HSIO_PLL5G_BIST_STAT0_PLLB_DONE_N BIT(1) 162 #define HSIO_PLL5G_BIST_STAT0_PLLB_FAIL BIT(0) 163 164 #define HSIO_PLL5G_BIST_STAT1_PLLB_CNT_OUT(x) (((x) << 16) & GENMASK(31, 16)) 165 #define HSIO_PLL5G_BIST_STAT1_PLLB_CNT_OUT_M GENMASK(31, 16) 166 #define HSIO_PLL5G_BIST_STAT1_PLLB_CNT_OUT_X(x) (((x) & GENMASK(31, 16)) >> 16) 167 #define HSIO_PLL5G_BIST_STAT1_PLLB_CNT_REF_DIFF(x) ((x) & GENMASK(15, 0)) 168 #define HSIO_PLL5G_BIST_STAT1_PLLB_CNT_REF_DIFF_M GENMASK(15, 0) 169 170 #define HSIO_RCOMP_CFG0_PWD_ENA BIT(13) 171 #define HSIO_RCOMP_CFG0_RUN_CAL BIT(12) 172 #define HSIO_RCOMP_CFG0_SPEED_SEL(x) (((x) << 10) & GENMASK(11, 10)) 173 #define HSIO_RCOMP_CFG0_SPEED_SEL_M GENMASK(11, 10) 174 #define HSIO_RCOMP_CFG0_SPEED_SEL_X(x) (((x) & GENMASK(11, 10)) >> 10) 175 #define HSIO_RCOMP_CFG0_MODE_SEL(x) (((x) << 8) & GENMASK(9, 8)) 176 #define HSIO_RCOMP_CFG0_MODE_SEL_M GENMASK(9, 8) 177 #define HSIO_RCOMP_CFG0_MODE_SEL_X(x) (((x) & GENMASK(9, 8)) >> 8) 178 #define HSIO_RCOMP_CFG0_FORCE_ENA BIT(4) 179 #define HSIO_RCOMP_CFG0_RCOMP_VAL(x) ((x) & GENMASK(3, 0)) 180 #define HSIO_RCOMP_CFG0_RCOMP_VAL_M GENMASK(3, 0) 181 182 #define HSIO_RCOMP_STATUS_BUSY BIT(12) 183 #define HSIO_RCOMP_STATUS_DELTA_ALERT BIT(7) 184 #define HSIO_RCOMP_STATUS_RCOMP(x) ((x) & GENMASK(3, 0)) 185 #define HSIO_RCOMP_STATUS_RCOMP_M GENMASK(3, 0) 186 187 #define HSIO_SYNC_ETH_CFG_RSZ 0x4 188 189 #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_SRC(x) (((x) << 4) & GENMASK(7, 4)) 190 #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_SRC_M GENMASK(7, 4) 191 #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_SRC_X(x) (((x) & GENMASK(7, 4)) >> 4) 192 #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_DIV(x) (((x) << 1) & GENMASK(3, 1)) 193 #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_DIV_M GENMASK(3, 1) 194 #define HSIO_SYNC_ETH_CFG_SEL_RECO_CLK_DIV_X(x) (((x) & GENMASK(3, 1)) >> 1) 195 #define HSIO_SYNC_ETH_CFG_RECO_CLK_ENA BIT(0) 196 197 #define HSIO_SYNC_ETH_PLL_CFG_PLL_AUTO_SQUELCH_ENA BIT(0) 198 199 #define HSIO_S1G_DES_CFG_DES_PHS_CTRL(x) (((x) << 13) & GENMASK(16, 13)) 200 #define HSIO_S1G_DES_CFG_DES_PHS_CTRL_M GENMASK(16, 13) 201 #define HSIO_S1G_DES_CFG_DES_PHS_CTRL_X(x) (((x) & GENMASK(16, 13)) >> 13) 202 #define HSIO_S1G_DES_CFG_DES_CPMD_SEL(x) (((x) << 11) & GENMASK(12, 11)) 203 #define HSIO_S1G_DES_CFG_DES_CPMD_SEL_M GENMASK(12, 11) 204 #define HSIO_S1G_DES_CFG_DES_CPMD_SEL_X(x) (((x) & GENMASK(12, 11)) >> 11) 205 #define HSIO_S1G_DES_CFG_DES_MBTR_CTRL(x) (((x) << 8) & GENMASK(10, 8)) 206 #define HSIO_S1G_DES_CFG_DES_MBTR_CTRL_M GENMASK(10, 8) 207 #define HSIO_S1G_DES_CFG_DES_MBTR_CTRL_X(x) (((x) & GENMASK(10, 8)) >> 8) 208 #define HSIO_S1G_DES_CFG_DES_BW_ANA(x) (((x) << 5) & GENMASK(7, 5)) 209 #define HSIO_S1G_DES_CFG_DES_BW_ANA_M GENMASK(7, 5) 210 #define HSIO_S1G_DES_CFG_DES_BW_ANA_X(x) (((x) & GENMASK(7, 5)) >> 5) 211 #define HSIO_S1G_DES_CFG_DES_SWAP_ANA BIT(4) 212 #define HSIO_S1G_DES_CFG_DES_BW_HYST(x) (((x) << 1) & GENMASK(3, 1)) 213 #define HSIO_S1G_DES_CFG_DES_BW_HYST_M GENMASK(3, 1) 214 #define HSIO_S1G_DES_CFG_DES_BW_HYST_X(x) (((x) & GENMASK(3, 1)) >> 1) 215 #define HSIO_S1G_DES_CFG_DES_SWAP_HYST BIT(0) 216 217 #define HSIO_S1G_IB_CFG_IB_FX100_ENA BIT(27) 218 #define HSIO_S1G_IB_CFG_ACJTAG_HYST(x) (((x) << 24) & GENMASK(26, 24)) 219 #define HSIO_S1G_IB_CFG_ACJTAG_HYST_M GENMASK(26, 24) 220 #define HSIO_S1G_IB_CFG_ACJTAG_HYST_X(x) (((x) & GENMASK(26, 24)) >> 24) 221 #define HSIO_S1G_IB_CFG_IB_DET_LEV(x) (((x) << 19) & GENMASK(21, 19)) 222 #define HSIO_S1G_IB_CFG_IB_DET_LEV_M GENMASK(21, 19) 223 #define HSIO_S1G_IB_CFG_IB_DET_LEV_X(x) (((x) & GENMASK(21, 19)) >> 19) 224 #define HSIO_S1G_IB_CFG_IB_HYST_LEV BIT(14) 225 #define HSIO_S1G_IB_CFG_IB_ENA_CMV_TERM BIT(13) 226 #define HSIO_S1G_IB_CFG_IB_ENA_DC_COUPLING BIT(12) 227 #define HSIO_S1G_IB_CFG_IB_ENA_DETLEV BIT(11) 228 #define HSIO_S1G_IB_CFG_IB_ENA_HYST BIT(10) 229 #define HSIO_S1G_IB_CFG_IB_ENA_OFFSET_COMP BIT(9) 230 #define HSIO_S1G_IB_CFG_IB_EQ_GAIN(x) (((x) << 6) & GENMASK(8, 6)) 231 #define HSIO_S1G_IB_CFG_IB_EQ_GAIN_M GENMASK(8, 6) 232 #define HSIO_S1G_IB_CFG_IB_EQ_GAIN_X(x) (((x) & GENMASK(8, 6)) >> 6) 233 #define HSIO_S1G_IB_CFG_IB_SEL_CORNER_FREQ(x) (((x) << 4) & GENMASK(5, 4)) 234 #define HSIO_S1G_IB_CFG_IB_SEL_CORNER_FREQ_M GENMASK(5, 4) 235 #define HSIO_S1G_IB_CFG_IB_SEL_CORNER_FREQ_X(x) (((x) & GENMASK(5, 4)) >> 4) 236 #define HSIO_S1G_IB_CFG_IB_RESISTOR_CTRL(x) ((x) & GENMASK(3, 0)) 237 #define HSIO_S1G_IB_CFG_IB_RESISTOR_CTRL_M GENMASK(3, 0) 238 239 #define HSIO_S1G_OB_CFG_OB_SLP(x) (((x) << 17) & GENMASK(18, 17)) 240 #define HSIO_S1G_OB_CFG_OB_SLP_M GENMASK(18, 17) 241 #define HSIO_S1G_OB_CFG_OB_SLP_X(x) (((x) & GENMASK(18, 17)) >> 17) 242 #define HSIO_S1G_OB_CFG_OB_AMP_CTRL(x) (((x) << 13) & GENMASK(16, 13)) 243 #define HSIO_S1G_OB_CFG_OB_AMP_CTRL_M GENMASK(16, 13) 244 #define HSIO_S1G_OB_CFG_OB_AMP_CTRL_X(x) (((x) & GENMASK(16, 13)) >> 13) 245 #define HSIO_S1G_OB_CFG_OB_CMM_BIAS_CTRL(x) (((x) << 10) & GENMASK(12, 10)) 246 #define HSIO_S1G_OB_CFG_OB_CMM_BIAS_CTRL_M GENMASK(12, 10) 247 #define HSIO_S1G_OB_CFG_OB_CMM_BIAS_CTRL_X(x) (((x) & GENMASK(12, 10)) >> 10) 248 #define HSIO_S1G_OB_CFG_OB_DIS_VCM_CTRL BIT(9) 249 #define HSIO_S1G_OB_CFG_OB_EN_MEAS_VREG BIT(8) 250 #define HSIO_S1G_OB_CFG_OB_VCM_CTRL(x) (((x) << 4) & GENMASK(7, 4)) 251 #define HSIO_S1G_OB_CFG_OB_VCM_CTRL_M GENMASK(7, 4) 252 #define HSIO_S1G_OB_CFG_OB_VCM_CTRL_X(x) (((x) & GENMASK(7, 4)) >> 4) 253 #define HSIO_S1G_OB_CFG_OB_RESISTOR_CTRL(x) ((x) & GENMASK(3, 0)) 254 #define HSIO_S1G_OB_CFG_OB_RESISTOR_CTRL_M GENMASK(3, 0) 255 256 #define HSIO_S1G_SER_CFG_SER_IDLE BIT(9) 257 #define HSIO_S1G_SER_CFG_SER_DEEMPH BIT(8) 258 #define HSIO_S1G_SER_CFG_SER_CPMD_SEL BIT(7) 259 #define HSIO_S1G_SER_CFG_SER_SWAP_CPMD BIT(6) 260 #define HSIO_S1G_SER_CFG_SER_ALISEL(x) (((x) << 4) & GENMASK(5, 4)) 261 #define HSIO_S1G_SER_CFG_SER_ALISEL_M GENMASK(5, 4) 262 #define HSIO_S1G_SER_CFG_SER_ALISEL_X(x) (((x) & GENMASK(5, 4)) >> 4) 263 #define HSIO_S1G_SER_CFG_SER_ENHYS BIT(3) 264 #define HSIO_S1G_SER_CFG_SER_BIG_WIN BIT(2) 265 #define HSIO_S1G_SER_CFG_SER_EN_WIN BIT(1) 266 #define HSIO_S1G_SER_CFG_SER_ENALI BIT(0) 267 268 #define HSIO_S1G_COMMON_CFG_SYS_RST BIT(31) 269 #define HSIO_S1G_COMMON_CFG_SE_AUTO_SQUELCH_ENA BIT(21) 270 #define HSIO_S1G_COMMON_CFG_ENA_LANE BIT(18) 271 #define HSIO_S1G_COMMON_CFG_PWD_RX BIT(17) 272 #define HSIO_S1G_COMMON_CFG_PWD_TX BIT(16) 273 #define HSIO_S1G_COMMON_CFG_LANE_CTRL(x) (((x) << 13) & GENMASK(15, 13)) 274 #define HSIO_S1G_COMMON_CFG_LANE_CTRL_M GENMASK(15, 13) 275 #define HSIO_S1G_COMMON_CFG_LANE_CTRL_X(x) (((x) & GENMASK(15, 13)) >> 13) 276 #define HSIO_S1G_COMMON_CFG_ENA_DIRECT BIT(12) 277 #define HSIO_S1G_COMMON_CFG_ENA_ELOOP BIT(11) 278 #define HSIO_S1G_COMMON_CFG_ENA_FLOOP BIT(10) 279 #define HSIO_S1G_COMMON_CFG_ENA_ILOOP BIT(9) 280 #define HSIO_S1G_COMMON_CFG_ENA_PLOOP BIT(8) 281 #define HSIO_S1G_COMMON_CFG_HRATE BIT(7) 282 #define HSIO_S1G_COMMON_CFG_IF_MODE BIT(0) 283 284 #define HSIO_S1G_PLL_CFG_PLL_ENA_FB_DIV2 BIT(22) 285 #define HSIO_S1G_PLL_CFG_PLL_ENA_RC_DIV2 BIT(21) 286 #define HSIO_S1G_PLL_CFG_PLL_FSM_CTRL_DATA(x) (((x) << 8) & GENMASK(15, 8)) 287 #define HSIO_S1G_PLL_CFG_PLL_FSM_CTRL_DATA_M GENMASK(15, 8) 288 #define HSIO_S1G_PLL_CFG_PLL_FSM_CTRL_DATA_X(x) (((x) & GENMASK(15, 8)) >> 8) 289 #define HSIO_S1G_PLL_CFG_PLL_FSM_ENA BIT(7) 290 #define HSIO_S1G_PLL_CFG_PLL_FSM_FORCE_SET_ENA BIT(6) 291 #define HSIO_S1G_PLL_CFG_PLL_FSM_OOR_RECAL_ENA BIT(5) 292 #define HSIO_S1G_PLL_CFG_PLL_RB_DATA_SEL BIT(3) 293 294 #define HSIO_S1G_PLL_STATUS_PLL_CAL_NOT_DONE BIT(12) 295 #define HSIO_S1G_PLL_STATUS_PLL_CAL_ERR BIT(11) 296 #define HSIO_S1G_PLL_STATUS_PLL_OUT_OF_RANGE_ERR BIT(10) 297 #define HSIO_S1G_PLL_STATUS_PLL_RB_DATA(x) ((x) & GENMASK(7, 0)) 298 #define HSIO_S1G_PLL_STATUS_PLL_RB_DATA_M GENMASK(7, 0) 299 300 #define HSIO_S1G_DFT_CFG0_LAZYBIT BIT(31) 301 #define HSIO_S1G_DFT_CFG0_INV_DIS BIT(23) 302 #define HSIO_S1G_DFT_CFG0_PRBS_SEL(x) (((x) << 20) & GENMASK(21, 20)) 303 #define HSIO_S1G_DFT_CFG0_PRBS_SEL_M GENMASK(21, 20) 304 #define HSIO_S1G_DFT_CFG0_PRBS_SEL_X(x) (((x) & GENMASK(21, 20)) >> 20) 305 #define HSIO_S1G_DFT_CFG0_TEST_MODE(x) (((x) << 16) & GENMASK(18, 16)) 306 #define HSIO_S1G_DFT_CFG0_TEST_MODE_M GENMASK(18, 16) 307 #define HSIO_S1G_DFT_CFG0_TEST_MODE_X(x) (((x) & GENMASK(18, 16)) >> 16) 308 #define HSIO_S1G_DFT_CFG0_RX_PHS_CORR_DIS BIT(4) 309 #define HSIO_S1G_DFT_CFG0_RX_PDSENS_ENA BIT(3) 310 #define HSIO_S1G_DFT_CFG0_RX_DFT_ENA BIT(2) 311 #define HSIO_S1G_DFT_CFG0_TX_DFT_ENA BIT(0) 312 313 #define HSIO_S1G_DFT_CFG1_TX_JITTER_AMPL(x) (((x) << 8) & GENMASK(17, 8)) 314 #define HSIO_S1G_DFT_CFG1_TX_JITTER_AMPL_M GENMASK(17, 8) 315 #define HSIO_S1G_DFT_CFG1_TX_JITTER_AMPL_X(x) (((x) & GENMASK(17, 8)) >> 8) 316 #define HSIO_S1G_DFT_CFG1_TX_STEP_FREQ(x) (((x) << 4) & GENMASK(7, 4)) 317 #define HSIO_S1G_DFT_CFG1_TX_STEP_FREQ_M GENMASK(7, 4) 318 #define HSIO_S1G_DFT_CFG1_TX_STEP_FREQ_X(x) (((x) & GENMASK(7, 4)) >> 4) 319 #define HSIO_S1G_DFT_CFG1_TX_JI_ENA BIT(3) 320 #define HSIO_S1G_DFT_CFG1_TX_WAVEFORM_SEL BIT(2) 321 #define HSIO_S1G_DFT_CFG1_TX_FREQOFF_DIR BIT(1) 322 #define HSIO_S1G_DFT_CFG1_TX_FREQOFF_ENA BIT(0) 323 324 #define HSIO_S1G_DFT_CFG2_RX_JITTER_AMPL(x) (((x) << 8) & GENMASK(17, 8)) 325 #define HSIO_S1G_DFT_CFG2_RX_JITTER_AMPL_M GENMASK(17, 8) 326 #define HSIO_S1G_DFT_CFG2_RX_JITTER_AMPL_X(x) (((x) & GENMASK(17, 8)) >> 8) 327 #define HSIO_S1G_DFT_CFG2_RX_STEP_FREQ(x) (((x) << 4) & GENMASK(7, 4)) 328 #define HSIO_S1G_DFT_CFG2_RX_STEP_FREQ_M GENMASK(7, 4) 329 #define HSIO_S1G_DFT_CFG2_RX_STEP_FREQ_X(x) (((x) & GENMASK(7, 4)) >> 4) 330 #define HSIO_S1G_DFT_CFG2_RX_JI_ENA BIT(3) 331 #define HSIO_S1G_DFT_CFG2_RX_WAVEFORM_SEL BIT(2) 332 #define HSIO_S1G_DFT_CFG2_RX_FREQOFF_DIR BIT(1) 333 #define HSIO_S1G_DFT_CFG2_RX_FREQOFF_ENA BIT(0) 334 335 #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_ENA BIT(20) 336 #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH(x) (((x) << 16) & GENMASK(17, 16)) 337 #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH_M GENMASK(17, 16) 338 #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH_X(x) (((x) & GENMASK(17, 16)) >> 16) 339 #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_HIGH(x) (((x) << 8) & GENMASK(15, 8)) 340 #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_HIGH_M GENMASK(15, 8) 341 #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_HIGH_X(x) (((x) & GENMASK(15, 8)) >> 8) 342 #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_LOW(x) ((x) & GENMASK(7, 0)) 343 #define HSIO_S1G_RC_PLL_BIST_CFG_PLL_BIST_LOW_M GENMASK(7, 0) 344 345 #define HSIO_S1G_MISC_CFG_DES_100FX_KICK_MODE(x) (((x) << 11) & GENMASK(12, 11)) 346 #define HSIO_S1G_MISC_CFG_DES_100FX_KICK_MODE_M GENMASK(12, 11) 347 #define HSIO_S1G_MISC_CFG_DES_100FX_KICK_MODE_X(x) (((x) & GENMASK(12, 11)) >> 11) 348 #define HSIO_S1G_MISC_CFG_DES_100FX_CPMD_SWAP BIT(10) 349 #define HSIO_S1G_MISC_CFG_DES_100FX_CPMD_MODE BIT(9) 350 #define HSIO_S1G_MISC_CFG_DES_100FX_CPMD_ENA BIT(8) 351 #define HSIO_S1G_MISC_CFG_RX_LPI_MODE_ENA BIT(5) 352 #define HSIO_S1G_MISC_CFG_TX_LPI_MODE_ENA BIT(4) 353 #define HSIO_S1G_MISC_CFG_RX_DATA_INV_ENA BIT(3) 354 #define HSIO_S1G_MISC_CFG_TX_DATA_INV_ENA BIT(2) 355 #define HSIO_S1G_MISC_CFG_LANE_RST BIT(0) 356 357 #define HSIO_S1G_DFT_STATUS_PLL_BIST_NOT_DONE BIT(7) 358 #define HSIO_S1G_DFT_STATUS_PLL_BIST_FAILED BIT(6) 359 #define HSIO_S1G_DFT_STATUS_PLL_BIST_TIMEOUT_ERR BIT(5) 360 #define HSIO_S1G_DFT_STATUS_BIST_ACTIVE BIT(3) 361 #define HSIO_S1G_DFT_STATUS_BIST_NOSYNC BIT(2) 362 #define HSIO_S1G_DFT_STATUS_BIST_COMPLETE_N BIT(1) 363 #define HSIO_S1G_DFT_STATUS_BIST_ERROR BIT(0) 364 365 #define HSIO_S1G_MISC_STATUS_DES_100FX_PHASE_SEL BIT(0) 366 367 #define HSIO_MCB_S1G_ADDR_CFG_SERDES1G_WR_ONE_SHOT BIT(31) 368 #define HSIO_MCB_S1G_ADDR_CFG_SERDES1G_RD_ONE_SHOT BIT(30) 369 #define HSIO_MCB_S1G_ADDR_CFG_SERDES1G_ADDR(x) ((x) & GENMASK(8, 0)) 370 #define HSIO_MCB_S1G_ADDR_CFG_SERDES1G_ADDR_M GENMASK(8, 0) 371 372 #define HSIO_S6G_DIG_CFG_GP(x) (((x) << 16) & GENMASK(18, 16)) 373 #define HSIO_S6G_DIG_CFG_GP_M GENMASK(18, 16) 374 #define HSIO_S6G_DIG_CFG_GP_X(x) (((x) & GENMASK(18, 16)) >> 16) 375 #define HSIO_S6G_DIG_CFG_TX_BIT_DOUBLING_MODE_ENA BIT(7) 376 #define HSIO_S6G_DIG_CFG_SIGDET_TESTMODE BIT(6) 377 #define HSIO_S6G_DIG_CFG_SIGDET_AST(x) (((x) << 3) & GENMASK(5, 3)) 378 #define HSIO_S6G_DIG_CFG_SIGDET_AST_M GENMASK(5, 3) 379 #define HSIO_S6G_DIG_CFG_SIGDET_AST_X(x) (((x) & GENMASK(5, 3)) >> 3) 380 #define HSIO_S6G_DIG_CFG_SIGDET_DST(x) ((x) & GENMASK(2, 0)) 381 #define HSIO_S6G_DIG_CFG_SIGDET_DST_M GENMASK(2, 0) 382 383 #define HSIO_S6G_DFT_CFG0_LAZYBIT BIT(31) 384 #define HSIO_S6G_DFT_CFG0_INV_DIS BIT(23) 385 #define HSIO_S6G_DFT_CFG0_PRBS_SEL(x) (((x) << 20) & GENMASK(21, 20)) 386 #define HSIO_S6G_DFT_CFG0_PRBS_SEL_M GENMASK(21, 20) 387 #define HSIO_S6G_DFT_CFG0_PRBS_SEL_X(x) (((x) & GENMASK(21, 20)) >> 20) 388 #define HSIO_S6G_DFT_CFG0_TEST_MODE(x) (((x) << 16) & GENMASK(18, 16)) 389 #define HSIO_S6G_DFT_CFG0_TEST_MODE_M GENMASK(18, 16) 390 #define HSIO_S6G_DFT_CFG0_TEST_MODE_X(x) (((x) & GENMASK(18, 16)) >> 16) 391 #define HSIO_S6G_DFT_CFG0_RX_PHS_CORR_DIS BIT(4) 392 #define HSIO_S6G_DFT_CFG0_RX_PDSENS_ENA BIT(3) 393 #define HSIO_S6G_DFT_CFG0_RX_DFT_ENA BIT(2) 394 #define HSIO_S6G_DFT_CFG0_TX_DFT_ENA BIT(0) 395 396 #define HSIO_S6G_DFT_CFG1_TX_JITTER_AMPL(x) (((x) << 8) & GENMASK(17, 8)) 397 #define HSIO_S6G_DFT_CFG1_TX_JITTER_AMPL_M GENMASK(17, 8) 398 #define HSIO_S6G_DFT_CFG1_TX_JITTER_AMPL_X(x) (((x) & GENMASK(17, 8)) >> 8) 399 #define HSIO_S6G_DFT_CFG1_TX_STEP_FREQ(x) (((x) << 4) & GENMASK(7, 4)) 400 #define HSIO_S6G_DFT_CFG1_TX_STEP_FREQ_M GENMASK(7, 4) 401 #define HSIO_S6G_DFT_CFG1_TX_STEP_FREQ_X(x) (((x) & GENMASK(7, 4)) >> 4) 402 #define HSIO_S6G_DFT_CFG1_TX_JI_ENA BIT(3) 403 #define HSIO_S6G_DFT_CFG1_TX_WAVEFORM_SEL BIT(2) 404 #define HSIO_S6G_DFT_CFG1_TX_FREQOFF_DIR BIT(1) 405 #define HSIO_S6G_DFT_CFG1_TX_FREQOFF_ENA BIT(0) 406 407 #define HSIO_S6G_DFT_CFG2_RX_JITTER_AMPL(x) (((x) << 8) & GENMASK(17, 8)) 408 #define HSIO_S6G_DFT_CFG2_RX_JITTER_AMPL_M GENMASK(17, 8) 409 #define HSIO_S6G_DFT_CFG2_RX_JITTER_AMPL_X(x) (((x) & GENMASK(17, 8)) >> 8) 410 #define HSIO_S6G_DFT_CFG2_RX_STEP_FREQ(x) (((x) << 4) & GENMASK(7, 4)) 411 #define HSIO_S6G_DFT_CFG2_RX_STEP_FREQ_M GENMASK(7, 4) 412 #define HSIO_S6G_DFT_CFG2_RX_STEP_FREQ_X(x) (((x) & GENMASK(7, 4)) >> 4) 413 #define HSIO_S6G_DFT_CFG2_RX_JI_ENA BIT(3) 414 #define HSIO_S6G_DFT_CFG2_RX_WAVEFORM_SEL BIT(2) 415 #define HSIO_S6G_DFT_CFG2_RX_FREQOFF_DIR BIT(1) 416 #define HSIO_S6G_DFT_CFG2_RX_FREQOFF_ENA BIT(0) 417 418 #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_ENA BIT(20) 419 #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH(x) (((x) << 16) & GENMASK(19, 16)) 420 #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH_M GENMASK(19, 16) 421 #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_FBS_HIGH_X(x) (((x) & GENMASK(19, 16)) >> 16) 422 #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_HIGH(x) (((x) << 8) & GENMASK(15, 8)) 423 #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_HIGH_M GENMASK(15, 8) 424 #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_HIGH_X(x) (((x) & GENMASK(15, 8)) >> 8) 425 #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_LOW(x) ((x) & GENMASK(7, 0)) 426 #define HSIO_S6G_RC_PLL_BIST_CFG_PLL_BIST_LOW_M GENMASK(7, 0) 427 428 #define HSIO_S6G_MISC_CFG_SEL_RECO_CLK(x) (((x) << 13) & GENMASK(14, 13)) 429 #define HSIO_S6G_MISC_CFG_SEL_RECO_CLK_M GENMASK(14, 13) 430 #define HSIO_S6G_MISC_CFG_SEL_RECO_CLK_X(x) (((x) & GENMASK(14, 13)) >> 13) 431 #define HSIO_S6G_MISC_CFG_DES_100FX_KICK_MODE(x) (((x) << 11) & GENMASK(12, 11)) 432 #define HSIO_S6G_MISC_CFG_DES_100FX_KICK_MODE_M GENMASK(12, 11) 433 #define HSIO_S6G_MISC_CFG_DES_100FX_KICK_MODE_X(x) (((x) & GENMASK(12, 11)) >> 11) 434 #define HSIO_S6G_MISC_CFG_DES_100FX_CPMD_SWAP BIT(10) 435 #define HSIO_S6G_MISC_CFG_DES_100FX_CPMD_MODE BIT(9) 436 #define HSIO_S6G_MISC_CFG_DES_100FX_CPMD_ENA BIT(8) 437 #define HSIO_S6G_MISC_CFG_RX_BUS_FLIP_ENA BIT(7) 438 #define HSIO_S6G_MISC_CFG_TX_BUS_FLIP_ENA BIT(6) 439 #define HSIO_S6G_MISC_CFG_RX_LPI_MODE_ENA BIT(5) 440 #define HSIO_S6G_MISC_CFG_TX_LPI_MODE_ENA BIT(4) 441 #define HSIO_S6G_MISC_CFG_RX_DATA_INV_ENA BIT(3) 442 #define HSIO_S6G_MISC_CFG_TX_DATA_INV_ENA BIT(2) 443 #define HSIO_S6G_MISC_CFG_LANE_RST BIT(0) 444 445 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST0(x) (((x) << 23) & GENMASK(28, 23)) 446 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST0_M GENMASK(28, 23) 447 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST0_X(x) (((x) & GENMASK(28, 23)) >> 23) 448 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST1(x) (((x) << 18) & GENMASK(22, 18)) 449 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST1_M GENMASK(22, 18) 450 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_POST1_X(x) (((x) & GENMASK(22, 18)) >> 18) 451 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_PREC(x) (((x) << 13) & GENMASK(17, 13)) 452 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_PREC_M GENMASK(17, 13) 453 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_PREC_X(x) (((x) & GENMASK(17, 13)) >> 13) 454 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_ENA_CAS(x) (((x) << 6) & GENMASK(8, 6)) 455 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_ENA_CAS_M GENMASK(8, 6) 456 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_ENA_CAS_X(x) (((x) & GENMASK(8, 6)) >> 6) 457 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_LEV(x) ((x) & GENMASK(5, 0)) 458 #define HSIO_S6G_OB_ANEG_CFG_AN_OB_LEV_M GENMASK(5, 0) 459 460 #define HSIO_S6G_DFT_STATUS_PRBS_SYNC_STAT BIT(8) 461 #define HSIO_S6G_DFT_STATUS_PLL_BIST_NOT_DONE BIT(7) 462 #define HSIO_S6G_DFT_STATUS_PLL_BIST_FAILED BIT(6) 463 #define HSIO_S6G_DFT_STATUS_PLL_BIST_TIMEOUT_ERR BIT(5) 464 #define HSIO_S6G_DFT_STATUS_BIST_ACTIVE BIT(3) 465 #define HSIO_S6G_DFT_STATUS_BIST_NOSYNC BIT(2) 466 #define HSIO_S6G_DFT_STATUS_BIST_COMPLETE_N BIT(1) 467 #define HSIO_S6G_DFT_STATUS_BIST_ERROR BIT(0) 468 469 #define HSIO_S6G_MISC_STATUS_DES_100FX_PHASE_SEL BIT(0) 470 471 #define HSIO_S6G_DES_CFG_DES_PHS_CTRL(x) (((x) << 13) & GENMASK(16, 13)) 472 #define HSIO_S6G_DES_CFG_DES_PHS_CTRL_M GENMASK(16, 13) 473 #define HSIO_S6G_DES_CFG_DES_PHS_CTRL_X(x) (((x) & GENMASK(16, 13)) >> 13) 474 #define HSIO_S6G_DES_CFG_DES_MBTR_CTRL(x) (((x) << 10) & GENMASK(12, 10)) 475 #define HSIO_S6G_DES_CFG_DES_MBTR_CTRL_M GENMASK(12, 10) 476 #define HSIO_S6G_DES_CFG_DES_MBTR_CTRL_X(x) (((x) & GENMASK(12, 10)) >> 10) 477 #define HSIO_S6G_DES_CFG_DES_CPMD_SEL(x) (((x) << 8) & GENMASK(9, 8)) 478 #define HSIO_S6G_DES_CFG_DES_CPMD_SEL_M GENMASK(9, 8) 479 #define HSIO_S6G_DES_CFG_DES_CPMD_SEL_X(x) (((x) & GENMASK(9, 8)) >> 8) 480 #define HSIO_S6G_DES_CFG_DES_BW_HYST(x) (((x) << 5) & GENMASK(7, 5)) 481 #define HSIO_S6G_DES_CFG_DES_BW_HYST_M GENMASK(7, 5) 482 #define HSIO_S6G_DES_CFG_DES_BW_HYST_X(x) (((x) & GENMASK(7, 5)) >> 5) 483 #define HSIO_S6G_DES_CFG_DES_SWAP_HYST BIT(4) 484 #define HSIO_S6G_DES_CFG_DES_BW_ANA(x) (((x) << 1) & GENMASK(3, 1)) 485 #define HSIO_S6G_DES_CFG_DES_BW_ANA_M GENMASK(3, 1) 486 #define HSIO_S6G_DES_CFG_DES_BW_ANA_X(x) (((x) & GENMASK(3, 1)) >> 1) 487 #define HSIO_S6G_DES_CFG_DES_SWAP_ANA BIT(0) 488 489 #define HSIO_S6G_IB_CFG_IB_SOFSI(x) (((x) << 29) & GENMASK(30, 29)) 490 #define HSIO_S6G_IB_CFG_IB_SOFSI_M GENMASK(30, 29) 491 #define HSIO_S6G_IB_CFG_IB_SOFSI_X(x) (((x) & GENMASK(30, 29)) >> 29) 492 #define HSIO_S6G_IB_CFG_IB_VBULK_SEL BIT(28) 493 #define HSIO_S6G_IB_CFG_IB_RTRM_ADJ(x) (((x) << 24) & GENMASK(27, 24)) 494 #define HSIO_S6G_IB_CFG_IB_RTRM_ADJ_M GENMASK(27, 24) 495 #define HSIO_S6G_IB_CFG_IB_RTRM_ADJ_X(x) (((x) & GENMASK(27, 24)) >> 24) 496 #define HSIO_S6G_IB_CFG_IB_ICML_ADJ(x) (((x) << 20) & GENMASK(23, 20)) 497 #define HSIO_S6G_IB_CFG_IB_ICML_ADJ_M GENMASK(23, 20) 498 #define HSIO_S6G_IB_CFG_IB_ICML_ADJ_X(x) (((x) & GENMASK(23, 20)) >> 20) 499 #define HSIO_S6G_IB_CFG_IB_TERM_MODE_SEL(x) (((x) << 18) & GENMASK(19, 18)) 500 #define HSIO_S6G_IB_CFG_IB_TERM_MODE_SEL_M GENMASK(19, 18) 501 #define HSIO_S6G_IB_CFG_IB_TERM_MODE_SEL_X(x) (((x) & GENMASK(19, 18)) >> 18) 502 #define HSIO_S6G_IB_CFG_IB_SIG_DET_CLK_SEL(x) (((x) << 15) & GENMASK(17, 15)) 503 #define HSIO_S6G_IB_CFG_IB_SIG_DET_CLK_SEL_M GENMASK(17, 15) 504 #define HSIO_S6G_IB_CFG_IB_SIG_DET_CLK_SEL_X(x) (((x) & GENMASK(17, 15)) >> 15) 505 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_HP(x) (((x) << 13) & GENMASK(14, 13)) 506 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_HP_M GENMASK(14, 13) 507 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_HP_X(x) (((x) & GENMASK(14, 13)) >> 13) 508 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_MID(x) (((x) << 11) & GENMASK(12, 11)) 509 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_MID_M GENMASK(12, 11) 510 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_MID_X(x) (((x) & GENMASK(12, 11)) >> 11) 511 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_LP(x) (((x) << 9) & GENMASK(10, 9)) 512 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_LP_M GENMASK(10, 9) 513 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_LP_X(x) (((x) & GENMASK(10, 9)) >> 9) 514 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_OFFSET(x) (((x) << 7) & GENMASK(8, 7)) 515 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_OFFSET_M GENMASK(8, 7) 516 #define HSIO_S6G_IB_CFG_IB_REG_PAT_SEL_OFFSET_X(x) (((x) & GENMASK(8, 7)) >> 7) 517 #define HSIO_S6G_IB_CFG_IB_ANA_TEST_ENA BIT(6) 518 #define HSIO_S6G_IB_CFG_IB_SIG_DET_ENA BIT(5) 519 #define HSIO_S6G_IB_CFG_IB_CONCUR BIT(4) 520 #define HSIO_S6G_IB_CFG_IB_CAL_ENA BIT(3) 521 #define HSIO_S6G_IB_CFG_IB_SAM_ENA BIT(2) 522 #define HSIO_S6G_IB_CFG_IB_EQZ_ENA BIT(1) 523 #define HSIO_S6G_IB_CFG_IB_REG_ENA BIT(0) 524 525 #define HSIO_S6G_IB_CFG1_IB_TJTAG(x) (((x) << 17) & GENMASK(21, 17)) 526 #define HSIO_S6G_IB_CFG1_IB_TJTAG_M GENMASK(21, 17) 527 #define HSIO_S6G_IB_CFG1_IB_TJTAG_X(x) (((x) & GENMASK(21, 17)) >> 17) 528 #define HSIO_S6G_IB_CFG1_IB_TSDET(x) (((x) << 12) & GENMASK(16, 12)) 529 #define HSIO_S6G_IB_CFG1_IB_TSDET_M GENMASK(16, 12) 530 #define HSIO_S6G_IB_CFG1_IB_TSDET_X(x) (((x) & GENMASK(16, 12)) >> 12) 531 #define HSIO_S6G_IB_CFG1_IB_SCALY(x) (((x) << 8) & GENMASK(11, 8)) 532 #define HSIO_S6G_IB_CFG1_IB_SCALY_M GENMASK(11, 8) 533 #define HSIO_S6G_IB_CFG1_IB_SCALY_X(x) (((x) & GENMASK(11, 8)) >> 8) 534 #define HSIO_S6G_IB_CFG1_IB_FILT_HP BIT(7) 535 #define HSIO_S6G_IB_CFG1_IB_FILT_MID BIT(6) 536 #define HSIO_S6G_IB_CFG1_IB_FILT_LP BIT(5) 537 #define HSIO_S6G_IB_CFG1_IB_FILT_OFFSET BIT(4) 538 #define HSIO_S6G_IB_CFG1_IB_FRC_HP BIT(3) 539 #define HSIO_S6G_IB_CFG1_IB_FRC_MID BIT(2) 540 #define HSIO_S6G_IB_CFG1_IB_FRC_LP BIT(1) 541 #define HSIO_S6G_IB_CFG1_IB_FRC_OFFSET BIT(0) 542 543 #define HSIO_S6G_IB_CFG2_IB_TINFV(x) (((x) << 27) & GENMASK(29, 27)) 544 #define HSIO_S6G_IB_CFG2_IB_TINFV_M GENMASK(29, 27) 545 #define HSIO_S6G_IB_CFG2_IB_TINFV_X(x) (((x) & GENMASK(29, 27)) >> 27) 546 #define HSIO_S6G_IB_CFG2_IB_OINFI(x) (((x) << 22) & GENMASK(26, 22)) 547 #define HSIO_S6G_IB_CFG2_IB_OINFI_M GENMASK(26, 22) 548 #define HSIO_S6G_IB_CFG2_IB_OINFI_X(x) (((x) & GENMASK(26, 22)) >> 22) 549 #define HSIO_S6G_IB_CFG2_IB_TAUX(x) (((x) << 19) & GENMASK(21, 19)) 550 #define HSIO_S6G_IB_CFG2_IB_TAUX_M GENMASK(21, 19) 551 #define HSIO_S6G_IB_CFG2_IB_TAUX_X(x) (((x) & GENMASK(21, 19)) >> 19) 552 #define HSIO_S6G_IB_CFG2_IB_OINFS(x) (((x) << 16) & GENMASK(18, 16)) 553 #define HSIO_S6G_IB_CFG2_IB_OINFS_M GENMASK(18, 16) 554 #define HSIO_S6G_IB_CFG2_IB_OINFS_X(x) (((x) & GENMASK(18, 16)) >> 16) 555 #define HSIO_S6G_IB_CFG2_IB_OCALS(x) (((x) << 10) & GENMASK(15, 10)) 556 #define HSIO_S6G_IB_CFG2_IB_OCALS_M GENMASK(15, 10) 557 #define HSIO_S6G_IB_CFG2_IB_OCALS_X(x) (((x) & GENMASK(15, 10)) >> 10) 558 #define HSIO_S6G_IB_CFG2_IB_TCALV(x) (((x) << 5) & GENMASK(9, 5)) 559 #define HSIO_S6G_IB_CFG2_IB_TCALV_M GENMASK(9, 5) 560 #define HSIO_S6G_IB_CFG2_IB_TCALV_X(x) (((x) & GENMASK(9, 5)) >> 5) 561 #define HSIO_S6G_IB_CFG2_IB_UMAX(x) (((x) << 3) & GENMASK(4, 3)) 562 #define HSIO_S6G_IB_CFG2_IB_UMAX_M GENMASK(4, 3) 563 #define HSIO_S6G_IB_CFG2_IB_UMAX_X(x) (((x) & GENMASK(4, 3)) >> 3) 564 #define HSIO_S6G_IB_CFG2_IB_UREG(x) ((x) & GENMASK(2, 0)) 565 #define HSIO_S6G_IB_CFG2_IB_UREG_M GENMASK(2, 0) 566 567 #define HSIO_S6G_IB_CFG3_IB_INI_HP(x) (((x) << 18) & GENMASK(23, 18)) 568 #define HSIO_S6G_IB_CFG3_IB_INI_HP_M GENMASK(23, 18) 569 #define HSIO_S6G_IB_CFG3_IB_INI_HP_X(x) (((x) & GENMASK(23, 18)) >> 18) 570 #define HSIO_S6G_IB_CFG3_IB_INI_MID(x) (((x) << 12) & GENMASK(17, 12)) 571 #define HSIO_S6G_IB_CFG3_IB_INI_MID_M GENMASK(17, 12) 572 #define HSIO_S6G_IB_CFG3_IB_INI_MID_X(x) (((x) & GENMASK(17, 12)) >> 12) 573 #define HSIO_S6G_IB_CFG3_IB_INI_LP(x) (((x) << 6) & GENMASK(11, 6)) 574 #define HSIO_S6G_IB_CFG3_IB_INI_LP_M GENMASK(11, 6) 575 #define HSIO_S6G_IB_CFG3_IB_INI_LP_X(x) (((x) & GENMASK(11, 6)) >> 6) 576 #define HSIO_S6G_IB_CFG3_IB_INI_OFFSET(x) ((x) & GENMASK(5, 0)) 577 #define HSIO_S6G_IB_CFG3_IB_INI_OFFSET_M GENMASK(5, 0) 578 579 #define HSIO_S6G_IB_CFG4_IB_MAX_HP(x) (((x) << 18) & GENMASK(23, 18)) 580 #define HSIO_S6G_IB_CFG4_IB_MAX_HP_M GENMASK(23, 18) 581 #define HSIO_S6G_IB_CFG4_IB_MAX_HP_X(x) (((x) & GENMASK(23, 18)) >> 18) 582 #define HSIO_S6G_IB_CFG4_IB_MAX_MID(x) (((x) << 12) & GENMASK(17, 12)) 583 #define HSIO_S6G_IB_CFG4_IB_MAX_MID_M GENMASK(17, 12) 584 #define HSIO_S6G_IB_CFG4_IB_MAX_MID_X(x) (((x) & GENMASK(17, 12)) >> 12) 585 #define HSIO_S6G_IB_CFG4_IB_MAX_LP(x) (((x) << 6) & GENMASK(11, 6)) 586 #define HSIO_S6G_IB_CFG4_IB_MAX_LP_M GENMASK(11, 6) 587 #define HSIO_S6G_IB_CFG4_IB_MAX_LP_X(x) (((x) & GENMASK(11, 6)) >> 6) 588 #define HSIO_S6G_IB_CFG4_IB_MAX_OFFSET(x) ((x) & GENMASK(5, 0)) 589 #define HSIO_S6G_IB_CFG4_IB_MAX_OFFSET_M GENMASK(5, 0) 590 591 #define HSIO_S6G_IB_CFG5_IB_MIN_HP(x) (((x) << 18) & GENMASK(23, 18)) 592 #define HSIO_S6G_IB_CFG5_IB_MIN_HP_M GENMASK(23, 18) 593 #define HSIO_S6G_IB_CFG5_IB_MIN_HP_X(x) (((x) & GENMASK(23, 18)) >> 18) 594 #define HSIO_S6G_IB_CFG5_IB_MIN_MID(x) (((x) << 12) & GENMASK(17, 12)) 595 #define HSIO_S6G_IB_CFG5_IB_MIN_MID_M GENMASK(17, 12) 596 #define HSIO_S6G_IB_CFG5_IB_MIN_MID_X(x) (((x) & GENMASK(17, 12)) >> 12) 597 #define HSIO_S6G_IB_CFG5_IB_MIN_LP(x) (((x) << 6) & GENMASK(11, 6)) 598 #define HSIO_S6G_IB_CFG5_IB_MIN_LP_M GENMASK(11, 6) 599 #define HSIO_S6G_IB_CFG5_IB_MIN_LP_X(x) (((x) & GENMASK(11, 6)) >> 6) 600 #define HSIO_S6G_IB_CFG5_IB_MIN_OFFSET(x) ((x) & GENMASK(5, 0)) 601 #define HSIO_S6G_IB_CFG5_IB_MIN_OFFSET_M GENMASK(5, 0) 602 603 #define HSIO_S6G_OB_CFG_OB_IDLE BIT(31) 604 #define HSIO_S6G_OB_CFG_OB_ENA1V_MODE BIT(30) 605 #define HSIO_S6G_OB_CFG_OB_POL BIT(29) 606 #define HSIO_S6G_OB_CFG_OB_POST0(x) (((x) << 23) & GENMASK(28, 23)) 607 #define HSIO_S6G_OB_CFG_OB_POST0_M GENMASK(28, 23) 608 #define HSIO_S6G_OB_CFG_OB_POST0_X(x) (((x) & GENMASK(28, 23)) >> 23) 609 #define HSIO_S6G_OB_CFG_OB_PREC(x) (((x) << 18) & GENMASK(22, 18)) 610 #define HSIO_S6G_OB_CFG_OB_PREC_M GENMASK(22, 18) 611 #define HSIO_S6G_OB_CFG_OB_PREC_X(x) (((x) & GENMASK(22, 18)) >> 18) 612 #define HSIO_S6G_OB_CFG_OB_R_ADJ_MUX BIT(17) 613 #define HSIO_S6G_OB_CFG_OB_R_ADJ_PDR BIT(16) 614 #define HSIO_S6G_OB_CFG_OB_POST1(x) (((x) << 11) & GENMASK(15, 11)) 615 #define HSIO_S6G_OB_CFG_OB_POST1_M GENMASK(15, 11) 616 #define HSIO_S6G_OB_CFG_OB_POST1_X(x) (((x) & GENMASK(15, 11)) >> 11) 617 #define HSIO_S6G_OB_CFG_OB_R_COR BIT(10) 618 #define HSIO_S6G_OB_CFG_OB_SEL_RCTRL BIT(9) 619 #define HSIO_S6G_OB_CFG_OB_SR_H BIT(8) 620 #define HSIO_S6G_OB_CFG_OB_SR(x) (((x) << 4) & GENMASK(7, 4)) 621 #define HSIO_S6G_OB_CFG_OB_SR_M GENMASK(7, 4) 622 #define HSIO_S6G_OB_CFG_OB_SR_X(x) (((x) & GENMASK(7, 4)) >> 4) 623 #define HSIO_S6G_OB_CFG_OB_RESISTOR_CTRL(x) ((x) & GENMASK(3, 0)) 624 #define HSIO_S6G_OB_CFG_OB_RESISTOR_CTRL_M GENMASK(3, 0) 625 626 #define HSIO_S6G_OB_CFG1_OB_ENA_CAS(x) (((x) << 6) & GENMASK(8, 6)) 627 #define HSIO_S6G_OB_CFG1_OB_ENA_CAS_M GENMASK(8, 6) 628 #define HSIO_S6G_OB_CFG1_OB_ENA_CAS_X(x) (((x) & GENMASK(8, 6)) >> 6) 629 #define HSIO_S6G_OB_CFG1_OB_LEV(x) ((x) & GENMASK(5, 0)) 630 #define HSIO_S6G_OB_CFG1_OB_LEV_M GENMASK(5, 0) 631 632 #define HSIO_S6G_SER_CFG_SER_4TAP_ENA BIT(8) 633 #define HSIO_S6G_SER_CFG_SER_CPMD_SEL BIT(7) 634 #define HSIO_S6G_SER_CFG_SER_SWAP_CPMD BIT(6) 635 #define HSIO_S6G_SER_CFG_SER_ALISEL(x) (((x) << 4) & GENMASK(5, 4)) 636 #define HSIO_S6G_SER_CFG_SER_ALISEL_M GENMASK(5, 4) 637 #define HSIO_S6G_SER_CFG_SER_ALISEL_X(x) (((x) & GENMASK(5, 4)) >> 4) 638 #define HSIO_S6G_SER_CFG_SER_ENHYS BIT(3) 639 #define HSIO_S6G_SER_CFG_SER_BIG_WIN BIT(2) 640 #define HSIO_S6G_SER_CFG_SER_EN_WIN BIT(1) 641 #define HSIO_S6G_SER_CFG_SER_ENALI BIT(0) 642 643 #define HSIO_S6G_COMMON_CFG_SYS_RST BIT(17) 644 #define HSIO_S6G_COMMON_CFG_SE_DIV2_ENA BIT(16) 645 #define HSIO_S6G_COMMON_CFG_SE_AUTO_SQUELCH_ENA BIT(15) 646 #define HSIO_S6G_COMMON_CFG_ENA_LANE BIT(14) 647 #define HSIO_S6G_COMMON_CFG_PWD_RX BIT(13) 648 #define HSIO_S6G_COMMON_CFG_PWD_TX BIT(12) 649 #define HSIO_S6G_COMMON_CFG_LANE_CTRL(x) (((x) << 9) & GENMASK(11, 9)) 650 #define HSIO_S6G_COMMON_CFG_LANE_CTRL_M GENMASK(11, 9) 651 #define HSIO_S6G_COMMON_CFG_LANE_CTRL_X(x) (((x) & GENMASK(11, 9)) >> 9) 652 #define HSIO_S6G_COMMON_CFG_ENA_DIRECT BIT(8) 653 #define HSIO_S6G_COMMON_CFG_ENA_ELOOP BIT(7) 654 #define HSIO_S6G_COMMON_CFG_ENA_FLOOP BIT(6) 655 #define HSIO_S6G_COMMON_CFG_ENA_ILOOP BIT(5) 656 #define HSIO_S6G_COMMON_CFG_ENA_PLOOP BIT(4) 657 #define HSIO_S6G_COMMON_CFG_HRATE BIT(3) 658 #define HSIO_S6G_COMMON_CFG_QRATE BIT(2) 659 #define HSIO_S6G_COMMON_CFG_IF_MODE(x) ((x) & GENMASK(1, 0)) 660 #define HSIO_S6G_COMMON_CFG_IF_MODE_M GENMASK(1, 0) 661 662 #define HSIO_S6G_PLL_CFG_PLL_ENA_OFFS(x) (((x) << 16) & GENMASK(17, 16)) 663 #define HSIO_S6G_PLL_CFG_PLL_ENA_OFFS_M GENMASK(17, 16) 664 #define HSIO_S6G_PLL_CFG_PLL_ENA_OFFS_X(x) (((x) & GENMASK(17, 16)) >> 16) 665 #define HSIO_S6G_PLL_CFG_PLL_DIV4 BIT(15) 666 #define HSIO_S6G_PLL_CFG_PLL_ENA_ROT BIT(14) 667 #define HSIO_S6G_PLL_CFG_PLL_FSM_CTRL_DATA(x) (((x) << 6) & GENMASK(13, 6)) 668 #define HSIO_S6G_PLL_CFG_PLL_FSM_CTRL_DATA_M GENMASK(13, 6) 669 #define HSIO_S6G_PLL_CFG_PLL_FSM_CTRL_DATA_X(x) (((x) & GENMASK(13, 6)) >> 6) 670 #define HSIO_S6G_PLL_CFG_PLL_FSM_ENA BIT(5) 671 #define HSIO_S6G_PLL_CFG_PLL_FSM_FORCE_SET_ENA BIT(4) 672 #define HSIO_S6G_PLL_CFG_PLL_FSM_OOR_RECAL_ENA BIT(3) 673 #define HSIO_S6G_PLL_CFG_PLL_RB_DATA_SEL BIT(2) 674 #define HSIO_S6G_PLL_CFG_PLL_ROT_DIR BIT(1) 675 #define HSIO_S6G_PLL_CFG_PLL_ROT_FRQ BIT(0) 676 677 #define HSIO_S6G_ACJTAG_CFG_ACJTAG_INIT_DATA_N BIT(5) 678 #define HSIO_S6G_ACJTAG_CFG_ACJTAG_INIT_DATA_P BIT(4) 679 #define HSIO_S6G_ACJTAG_CFG_ACJTAG_INIT_CLK BIT(3) 680 #define HSIO_S6G_ACJTAG_CFG_OB_DIRECT BIT(2) 681 #define HSIO_S6G_ACJTAG_CFG_ACJTAG_ENA BIT(1) 682 #define HSIO_S6G_ACJTAG_CFG_JTAG_CTRL_ENA BIT(0) 683 684 #define HSIO_S6G_GP_CFG_GP_MSB(x) (((x) << 16) & GENMASK(31, 16)) 685 #define HSIO_S6G_GP_CFG_GP_MSB_M GENMASK(31, 16) 686 #define HSIO_S6G_GP_CFG_GP_MSB_X(x) (((x) & GENMASK(31, 16)) >> 16) 687 #define HSIO_S6G_GP_CFG_GP_LSB(x) ((x) & GENMASK(15, 0)) 688 #define HSIO_S6G_GP_CFG_GP_LSB_M GENMASK(15, 0) 689 690 #define HSIO_S6G_IB_STATUS0_IB_CAL_DONE BIT(8) 691 #define HSIO_S6G_IB_STATUS0_IB_HP_GAIN_ACT BIT(7) 692 #define HSIO_S6G_IB_STATUS0_IB_MID_GAIN_ACT BIT(6) 693 #define HSIO_S6G_IB_STATUS0_IB_LP_GAIN_ACT BIT(5) 694 #define HSIO_S6G_IB_STATUS0_IB_OFFSET_ACT BIT(4) 695 #define HSIO_S6G_IB_STATUS0_IB_OFFSET_VLD BIT(3) 696 #define HSIO_S6G_IB_STATUS0_IB_OFFSET_ERR BIT(2) 697 #define HSIO_S6G_IB_STATUS0_IB_OFFSDIR BIT(1) 698 #define HSIO_S6G_IB_STATUS0_IB_SIG_DET BIT(0) 699 700 #define HSIO_S6G_IB_STATUS1_IB_HP_GAIN_STAT(x) (((x) << 18) & GENMASK(23, 18)) 701 #define HSIO_S6G_IB_STATUS1_IB_HP_GAIN_STAT_M GENMASK(23, 18) 702 #define HSIO_S6G_IB_STATUS1_IB_HP_GAIN_STAT_X(x) (((x) & GENMASK(23, 18)) >> 18) 703 #define HSIO_S6G_IB_STATUS1_IB_MID_GAIN_STAT(x) (((x) << 12) & GENMASK(17, 12)) 704 #define HSIO_S6G_IB_STATUS1_IB_MID_GAIN_STAT_M GENMASK(17, 12) 705 #define HSIO_S6G_IB_STATUS1_IB_MID_GAIN_STAT_X(x) (((x) & GENMASK(17, 12)) >> 12) 706 #define HSIO_S6G_IB_STATUS1_IB_LP_GAIN_STAT(x) (((x) << 6) & GENMASK(11, 6)) 707 #define HSIO_S6G_IB_STATUS1_IB_LP_GAIN_STAT_M GENMASK(11, 6) 708 #define HSIO_S6G_IB_STATUS1_IB_LP_GAIN_STAT_X(x) (((x) & GENMASK(11, 6)) >> 6) 709 #define HSIO_S6G_IB_STATUS1_IB_OFFSET_STAT(x) ((x) & GENMASK(5, 0)) 710 #define HSIO_S6G_IB_STATUS1_IB_OFFSET_STAT_M GENMASK(5, 0) 711 712 #define HSIO_S6G_ACJTAG_STATUS_ACJTAG_CAPT_DATA_N BIT(2) 713 #define HSIO_S6G_ACJTAG_STATUS_ACJTAG_CAPT_DATA_P BIT(1) 714 #define HSIO_S6G_ACJTAG_STATUS_IB_DIRECT BIT(0) 715 716 #define HSIO_S6G_PLL_STATUS_PLL_CAL_NOT_DONE BIT(10) 717 #define HSIO_S6G_PLL_STATUS_PLL_CAL_ERR BIT(9) 718 #define HSIO_S6G_PLL_STATUS_PLL_OUT_OF_RANGE_ERR BIT(8) 719 #define HSIO_S6G_PLL_STATUS_PLL_RB_DATA(x) ((x) & GENMASK(7, 0)) 720 #define HSIO_S6G_PLL_STATUS_PLL_RB_DATA_M GENMASK(7, 0) 721 722 #define HSIO_S6G_REVID_SERDES_REV(x) (((x) << 26) & GENMASK(31, 26)) 723 #define HSIO_S6G_REVID_SERDES_REV_M GENMASK(31, 26) 724 #define HSIO_S6G_REVID_SERDES_REV_X(x) (((x) & GENMASK(31, 26)) >> 26) 725 #define HSIO_S6G_REVID_RCPLL_REV(x) (((x) << 21) & GENMASK(25, 21)) 726 #define HSIO_S6G_REVID_RCPLL_REV_M GENMASK(25, 21) 727 #define HSIO_S6G_REVID_RCPLL_REV_X(x) (((x) & GENMASK(25, 21)) >> 21) 728 #define HSIO_S6G_REVID_SER_REV(x) (((x) << 16) & GENMASK(20, 16)) 729 #define HSIO_S6G_REVID_SER_REV_M GENMASK(20, 16) 730 #define HSIO_S6G_REVID_SER_REV_X(x) (((x) & GENMASK(20, 16)) >> 16) 731 #define HSIO_S6G_REVID_DES_REV(x) (((x) << 10) & GENMASK(15, 10)) 732 #define HSIO_S6G_REVID_DES_REV_M GENMASK(15, 10) 733 #define HSIO_S6G_REVID_DES_REV_X(x) (((x) & GENMASK(15, 10)) >> 10) 734 #define HSIO_S6G_REVID_OB_REV(x) (((x) << 5) & GENMASK(9, 5)) 735 #define HSIO_S6G_REVID_OB_REV_M GENMASK(9, 5) 736 #define HSIO_S6G_REVID_OB_REV_X(x) (((x) & GENMASK(9, 5)) >> 5) 737 #define HSIO_S6G_REVID_IB_REV(x) ((x) & GENMASK(4, 0)) 738 #define HSIO_S6G_REVID_IB_REV_M GENMASK(4, 0) 739 740 #define HSIO_MCB_S6G_ADDR_CFG_SERDES6G_WR_ONE_SHOT BIT(31) 741 #define HSIO_MCB_S6G_ADDR_CFG_SERDES6G_RD_ONE_SHOT BIT(30) 742 #define HSIO_MCB_S6G_ADDR_CFG_SERDES6G_ADDR(x) ((x) & GENMASK(24, 0)) 743 #define HSIO_MCB_S6G_ADDR_CFG_SERDES6G_ADDR_M GENMASK(24, 0) 744 745 #define HSIO_HW_CFG_DEV2G5_10_MODE BIT(6) 746 #define HSIO_HW_CFG_DEV1G_9_MODE BIT(5) 747 #define HSIO_HW_CFG_DEV1G_6_MODE BIT(4) 748 #define HSIO_HW_CFG_DEV1G_5_MODE BIT(3) 749 #define HSIO_HW_CFG_DEV1G_4_MODE BIT(2) 750 #define HSIO_HW_CFG_PCIE_ENA BIT(1) 751 #define HSIO_HW_CFG_QSGMII_ENA BIT(0) 752 753 #define HSIO_HW_QSGMII_CFG_SHYST_DIS BIT(3) 754 #define HSIO_HW_QSGMII_CFG_E_DET_ENA BIT(2) 755 #define HSIO_HW_QSGMII_CFG_USE_I1_ENA BIT(1) 756 #define HSIO_HW_QSGMII_CFG_FLIP_LANES BIT(0) 757 758 #define HSIO_HW_QSGMII_STAT_DELAY_VAR_X200PS(x) (((x) << 1) & GENMASK(6, 1)) 759 #define HSIO_HW_QSGMII_STAT_DELAY_VAR_X200PS_M GENMASK(6, 1) 760 #define HSIO_HW_QSGMII_STAT_DELAY_VAR_X200PS_X(x) (((x) & GENMASK(6, 1)) >> 1) 761 #define HSIO_HW_QSGMII_STAT_SYNC BIT(0) 762 763 #define HSIO_CLK_CFG_CLKDIV_PHY(x) (((x) << 1) & GENMASK(8, 1)) 764 #define HSIO_CLK_CFG_CLKDIV_PHY_M GENMASK(8, 1) 765 #define HSIO_CLK_CFG_CLKDIV_PHY_X(x) (((x) & GENMASK(8, 1)) >> 1) 766 #define HSIO_CLK_CFG_CLKDIV_PHY_DIS BIT(0) 767 768 #define HSIO_TEMP_SENSOR_CTRL_FORCE_TEMP_RD BIT(5) 769 #define HSIO_TEMP_SENSOR_CTRL_FORCE_RUN BIT(4) 770 #define HSIO_TEMP_SENSOR_CTRL_FORCE_NO_RST BIT(3) 771 #define HSIO_TEMP_SENSOR_CTRL_FORCE_POWER_UP BIT(2) 772 #define HSIO_TEMP_SENSOR_CTRL_FORCE_CLK BIT(1) 773 #define HSIO_TEMP_SENSOR_CTRL_SAMPLE_ENA BIT(0) 774 775 #define HSIO_TEMP_SENSOR_CFG_RUN_WID(x) (((x) << 8) & GENMASK(15, 8)) 776 #define HSIO_TEMP_SENSOR_CFG_RUN_WID_M GENMASK(15, 8) 777 #define HSIO_TEMP_SENSOR_CFG_RUN_WID_X(x) (((x) & GENMASK(15, 8)) >> 8) 778 #define HSIO_TEMP_SENSOR_CFG_SAMPLE_PER(x) ((x) & GENMASK(7, 0)) 779 #define HSIO_TEMP_SENSOR_CFG_SAMPLE_PER_M GENMASK(7, 0) 780 781 #define HSIO_TEMP_SENSOR_STAT_TEMP_VALID BIT(8) 782 #define HSIO_TEMP_SENSOR_STAT_TEMP(x) ((x) & GENMASK(7, 0)) 783 #define HSIO_TEMP_SENSOR_STAT_TEMP_M GENMASK(7, 0) 784 785 #endif 786