Home
last modified time | relevance | path

Searched refs:EN0_ISR (Results 1 – 9 of 9) sorted by relevance

/Linux-v4.19/drivers/net/ethernet/8390/
Dlib8390.c265 isr = ei_inb(e8390_base+EN0_ISR); in __ei_tx_timeout()
444 ei_inb_p(e8390_base + EN0_ISR), in __ei_interrupt()
453 ei_inb_p(e8390_base + EN0_ISR)); in __ei_interrupt()
456 while ((interrupts = ei_inb_p(e8390_base + EN0_ISR)) != 0 && in __ei_interrupt()
461 ei_outb_p(interrupts, e8390_base + EN0_ISR); in __ei_interrupt()
481 ei_outb_p(ENISR_COUNTERS, e8390_base + EN0_ISR); /* Ack intr. */ in __ei_interrupt()
486 ei_outb_p(ENISR_RDC, e8390_base + EN0_ISR); in __ei_interrupt()
498 ei_outb_p(ENISR_ALL, e8390_base + EN0_ISR); /* Ack. most intrs. */ in __ei_interrupt()
501 ei_outb_p(0xff, e8390_base + EN0_ISR); /* Ack. all intrs. */ in __ei_interrupt()
554 ei_outb_p(ENISR_TX_ERR, e8390_base + EN0_ISR); /* Ack intr. */ in ei_tx_err()
[all …]
Dne2k-pci.c297 while ((inb(ioaddr + EN0_ISR) & ENISR_RESET) == 0) in ne2k_pci_init_one()
305 outb(0xff, ioaddr + EN0_ISR); /* Ack all intr. */ in ne2k_pci_init_one()
319 {0xFF, EN0_ISR}, in ne2k_pci_init_one()
468 while ((inb(NE_BASE+EN0_ISR) & ENISR_RESET) == 0) in ne2k_pci_reset_8390()
473 outb(ENISR_RESET, NE_BASE + EN0_ISR); /* Ack intr. */ in ne2k_pci_reset_8390()
508 outb(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in ne2k_pci_get_8390_hdr()
560 outb(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in ne2k_pci_block_input()
600 outb(ENISR_RDC, nic_base + EN0_ISR); in ne2k_pci_block_output()
625 while ((inb(nic_base + EN0_ISR) & ENISR_RDC) == 0) in ne2k_pci_block_output()
633 outb(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in ne2k_pci_block_output()
Daxnet_cs.c201 {0xFF, EN0_ISR}, in get_prom()
476 outb_p(0xFF, nic_base + EN0_ISR); /* Clear bogus intr. */ in axnet_open()
528 if ((inb_p(nic_base+EN0_ISR) & ENISR_RESET) != 0) in axnet_reset_8390()
532 outb_p(ENISR_RESET, nic_base + EN0_ISR); /* Ack intr. */ in axnet_reset_8390()
560 if (info->stale++ && (inb_p(nic_base + EN0_ISR) & ENISR_ALL)) { in ei_watchdog()
917 isr = inb(e8390_base+EN0_ISR); in axnet_tx_timeout()
1113 inb_p(e8390_base + EN0_ISR), in ax_interrupt()
1121 inb_p(e8390_base + EN0_ISR)); in ax_interrupt()
1123 outb_p(0x00, e8390_base + EN0_ISR); in ax_interrupt()
1127 while ((interrupts = inb_p(e8390_base + EN0_ISR)) != 0 && in ax_interrupt()
[all …]
Dne.c349 while ((inb_p(ioaddr + EN0_ISR) & ENISR_RESET) == 0) in ne_probe1()
361 outb_p(0xff, ioaddr + EN0_ISR); /* Ack all intr. */ in ne_probe1()
376 {0xFF, EN0_ISR}, in ne_probe1()
563 while ((inb_p(NE_BASE+EN0_ISR) & ENISR_RESET) == 0) in ne_reset_8390()
568 outb_p(ENISR_RESET, NE_BASE + EN0_ISR); /* Ack intr. */ in ne_reset_8390()
602 outb_p(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in ne_get_8390_hdr()
676 outb_p(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in ne_block_input()
728 outb_p(ENISR_RDC, nic_base + EN0_ISR); in ne_block_output()
772 while ((inb_p(nic_base + EN0_ISR) & ENISR_RDC) == 0) in ne_block_output()
780 outb_p(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in ne_block_output()
Dxsurf100.c217 ei_outb(ENISR_RDC, nic_base + EN0_ISR); in xs100_block_output()
231 while ((ei_inb(nic_base + EN0_ISR) & ENISR_RDC) == 0) { in xs100_block_output()
240 ei_outb(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in xs100_block_output()
Dax88796.c156 while ((ei_inb(addr + EN0_ISR) & ENISR_RESET) == 0) { in ax_reset_8390()
163 ei_outb(ENISR_RESET, addr + EN0_ISR); /* Ack intr. */ in ax_reset_8390()
212 ei_outb(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in ax_get_8390_hdr()
291 ei_outb(ENISR_RDC, nic_base + EN0_ISR); in ax_block_output()
307 while ((ei_inb(nic_base + EN0_ISR) & ENISR_RDC) == 0) { in ax_block_output()
316 ei_outb(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in ax_block_output()
711 ei_outb(ENISR_RDC, ioaddr + EN0_ISR); /* Ack intr. */ in ax_init_dev()
Detherh.c343 writeb (ENISR_RDC, addr + EN0_ISR); in etherh_block_output()
357 while ((readb (addr + EN0_ISR) & ENISR_RDC) == 0) in etherh_block_output()
365 writeb (ENISR_RDC, addr + EN0_ISR); in etherh_block_output()
406 writeb (ENISR_RDC, addr + EN0_ISR); in etherh_block_input()
443 writeb (ENISR_RDC, addr + EN0_ISR); in etherh_get_header()
Dpcnet_cs.c334 {0xFF, EN0_ISR}, in get_prom()
907 outb_p(0xFF, nic_base + EN0_ISR); /* Clear bogus intr. */ in pcnet_open()
960 if ((inb_p(nic_base+EN0_ISR) & ENISR_RESET) != 0) in pcnet_reset_8390()
964 outb_p(ENISR_RESET, nic_base + EN0_ISR); /* Ack intr. */ in pcnet_reset_8390()
1017 if (info->stale++ && (inb_p(nic_base + EN0_ISR) & ENISR_ALL)) { in ei_watchdog()
1145 outb_p(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in dma_get_8390_hdr()
1200 outb_p(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in dma_block_input()
1240 outb_p(ENISR_RDC, nic_base + EN0_ISR); in dma_block_output()
1276 while ((inb_p(nic_base + EN0_ISR) & ENISR_RDC) == 0) in dma_block_output()
1284 outb_p(ENISR_RDC, nic_base + EN0_ISR); /* Ack intr. */ in dma_block_output()
D8390.h167 #define EN0_ISR EI_SHIFT(0x07) /* Interrupt status reg RD WR */ macro