Searched refs:BASEADDR_V7M_SCB (Results 1 – 11 of 11) sorted by relevance
/Linux-v4.19/arch/arm/mm/ |
D | pmsa-v7.c | 105 writel_relaxed(v, BASEADDR_V7M_SCB + PMSAv7_RNR); in rgnr_write() 113 u32 rsr = readl_relaxed(BASEADDR_V7M_SCB + PMSAv7_RASR) & GENMASK(15, 0); in dracr_write() 115 writel_relaxed((v << 16) | rsr, BASEADDR_V7M_SCB + PMSAv7_RASR); in dracr_write() 121 u32 racr = readl_relaxed(BASEADDR_V7M_SCB + PMSAv7_RASR) & GENMASK(31, 16); in drsr_write() 123 writel_relaxed(v | racr, BASEADDR_V7M_SCB + PMSAv7_RASR); in drsr_write() 129 writel_relaxed(v, BASEADDR_V7M_SCB + PMSAv7_RBAR); in drbar_write() 134 return readl_relaxed(BASEADDR_V7M_SCB + PMSAv7_RBAR); in drbar_read()
|
D | proc-v7m.S | 79 movw r3, #:lower16:BASEADDR_V7M_SCB + V7M_SCB_DCCMVAC 80 movt r3, #:upper16:BASEADDR_V7M_SCB + V7M_SCB_DCCMVAC 91 movw r2, #:lower16:(BASEADDR_V7M_SCB + V7M_SCB_CCR) 92 movt r2, #:upper16:(BASEADDR_V7M_SCB + V7M_SCB_CCR) 114 ldr r0, =BASEADDR_V7M_SCB
|
D | pmsa-v8.c | 53 return readl_relaxed(BASEADDR_V7M_SCB + PMSAv8_RLAR); in prlar_read() 58 return readl_relaxed(BASEADDR_V7M_SCB + PMSAv8_RBAR); in prbar_read() 63 writel_relaxed(v, BASEADDR_V7M_SCB + PMSAv8_RNR); in prsel_write() 68 writel_relaxed(v, BASEADDR_V7M_SCB + PMSAv8_RBAR); in prbar_write() 73 writel_relaxed(v, BASEADDR_V7M_SCB + PMSAv8_RLAR); in prlar_write()
|
D | cache-v7m.S | 26 movw \rt, #:lower16:BASEADDR_V7M_SCB + \reg 27 movt \rt, #:upper16:BASEADDR_V7M_SCB + \reg 32 movw\c \tmp, #:lower16:BASEADDR_V7M_SCB + \op 33 movt\c \tmp, #:upper16:BASEADDR_V7M_SCB + \op
|
D | proc-macros.S | 77 movw \tmp, #:lower16:BASEADDR_V7M_SCB + V7M_SCB_CTR 78 movt \tmp, #:upper16:BASEADDR_V7M_SCB + V7M_SCB_CTR 95 movw \tmp, #:lower16:BASEADDR_V7M_SCB + V7M_SCB_CTR 96 movt \tmp, #:upper16:BASEADDR_V7M_SCB + V7M_SCB_CTR
|
/Linux-v4.19/arch/arm/include/asm/ |
D | cputype.h | 154 return readl(BASEADDR_V7M_SCB + offset); in read_cpuid_ext() 198 return readl(BASEADDR_V7M_SCB + V7M_SCB_CPUID); in read_cpuid_id() 203 return readl(BASEADDR_V7M_SCB + V7M_SCB_CTR); in read_cpuid_cachetype() 208 return readl(BASEADDR_V7M_SCB + MPU_TYPE); in read_cpuid_mputype()
|
D | cachetype.h | 90 writel(cache_selector, BASEADDR_V7M_SCB + V7M_SCB_CTR); in set_csselr() 95 return readl(BASEADDR_V7M_SCB + V7M_SCB_CCSIDR); in read_ccsidr()
|
D | v7m.h | 8 #define BASEADDR_V7M_SCB IOMEM(0xe000ed00) macro
|
/Linux-v4.19/arch/arm/kernel/ |
D | v7m.c | 17 BASEADDR_V7M_SCB + V7M_SCB_AIRCR); in armv7m_restart()
|
D | head-nommu.S | 65 ldr r9, =BASEADDR_V7M_SCB 137 M_CLASS(movw r12, #:lower16:BASEADDR_V7M_SCB) 138 M_CLASS(movt r12, #:upper16:BASEADDR_V7M_SCB) 257 M_CLASS(movw r12, #:lower16:BASEADDR_V7M_SCB) 258 M_CLASS(movt r12, #:upper16:BASEADDR_V7M_SCB)
|
D | entry-v7m.S | 58 ldr r1, =BASEADDR_V7M_SCB
|