Home
last modified time | relevance | path

Searched refs:AR71XX_RESET_REG_MISC_INT_ENABLE (Results 1 – 3 of 3) sorted by relevance

/Linux-v4.19/drivers/irqchip/
Dirq-ath79-misc.c22 #define AR71XX_RESET_REG_MISC_INT_ENABLE 4 macro
36 __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE); in ath79_misc_irq_handler()
60 t = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE); in ar71xx_misc_irq_unmask()
61 __raw_writel(t | BIT(irq), base + AR71XX_RESET_REG_MISC_INT_ENABLE); in ar71xx_misc_irq_unmask()
64 __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE); in ar71xx_misc_irq_unmask()
73 t = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE); in ar71xx_misc_irq_mask()
74 __raw_writel(t & ~BIT(irq), base + AR71XX_RESET_REG_MISC_INT_ENABLE); in ar71xx_misc_irq_mask()
77 __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE); in ar71xx_misc_irq_mask()
117 __raw_writel(0, base + AR71XX_RESET_REG_MISC_INT_ENABLE); in ath79_misc_intc_domain_init()
/Linux-v4.19/arch/mips/ath79/
Dclock.c544 misc = ath79_reset_rr(AR71XX_RESET_REG_MISC_INT_ENABLE); in qca956x_clocks_init()
546 ath79_reset_wr(AR71XX_RESET_REG_MISC_INT_ENABLE, misc); in qca956x_clocks_init()
/Linux-v4.19/arch/mips/include/asm/mach-ath79/
Dar71xx_regs.h520 #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14 macro