1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3 * adv7842 - Analog Devices ADV7842 video decoder driver
4 *
5 * Copyright 2013 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
6 */
7
8 /*
9 * References (c = chapter, p = page):
10 * REF_01 - Analog devices, ADV7842,
11 * Register Settings Recommendations, Rev. 1.9, April 2011
12 * REF_02 - Analog devices, Software User Guide, UG-206,
13 * ADV7842 I2C Register Maps, Rev. 0, November 2010
14 * REF_03 - Analog devices, Hardware User Guide, UG-214,
15 * ADV7842 Fast Switching 2:1 HDMI 1.4 Receiver with 3D-Comb
16 * Decoder and Digitizer , Rev. 0, January 2011
17 */
18
19
20 #include <linux/kernel.h>
21 #include <linux/module.h>
22 #include <linux/slab.h>
23 #include <linux/i2c.h>
24 #include <linux/delay.h>
25 #include <linux/videodev2.h>
26 #include <linux/workqueue.h>
27 #include <linux/v4l2-dv-timings.h>
28 #include <linux/hdmi.h>
29 #include <media/cec.h>
30 #include <media/v4l2-device.h>
31 #include <media/v4l2-event.h>
32 #include <media/v4l2-ctrls.h>
33 #include <media/v4l2-dv-timings.h>
34 #include <media/i2c/adv7842.h>
35
36 static int debug;
37 module_param(debug, int, 0644);
38 MODULE_PARM_DESC(debug, "debug level (0-2)");
39
40 MODULE_DESCRIPTION("Analog Devices ADV7842 video decoder driver");
41 MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>");
42 MODULE_AUTHOR("Martin Bugge <marbugge@cisco.com>");
43 MODULE_LICENSE("GPL");
44
45 /* ADV7842 system clock frequency */
46 #define ADV7842_fsc (28636360)
47
48 #define ADV7842_RGB_OUT (1 << 1)
49
50 #define ADV7842_OP_FORMAT_SEL_8BIT (0 << 0)
51 #define ADV7842_OP_FORMAT_SEL_10BIT (1 << 0)
52 #define ADV7842_OP_FORMAT_SEL_12BIT (2 << 0)
53
54 #define ADV7842_OP_MODE_SEL_SDR_422 (0 << 5)
55 #define ADV7842_OP_MODE_SEL_DDR_422 (1 << 5)
56 #define ADV7842_OP_MODE_SEL_SDR_444 (2 << 5)
57 #define ADV7842_OP_MODE_SEL_DDR_444 (3 << 5)
58 #define ADV7842_OP_MODE_SEL_SDR_422_2X (4 << 5)
59 #define ADV7842_OP_MODE_SEL_ADI_CM (5 << 5)
60
61 #define ADV7842_OP_CH_SEL_GBR (0 << 5)
62 #define ADV7842_OP_CH_SEL_GRB (1 << 5)
63 #define ADV7842_OP_CH_SEL_BGR (2 << 5)
64 #define ADV7842_OP_CH_SEL_RGB (3 << 5)
65 #define ADV7842_OP_CH_SEL_BRG (4 << 5)
66 #define ADV7842_OP_CH_SEL_RBG (5 << 5)
67
68 #define ADV7842_OP_SWAP_CB_CR (1 << 0)
69
70 #define ADV7842_MAX_ADDRS (3)
71
72 /*
73 **********************************************************************
74 *
75 * Arrays with configuration parameters for the ADV7842
76 *
77 **********************************************************************
78 */
79
80 struct adv7842_format_info {
81 u32 code;
82 u8 op_ch_sel;
83 bool rgb_out;
84 bool swap_cb_cr;
85 u8 op_format_sel;
86 };
87
88 struct adv7842_state {
89 struct adv7842_platform_data pdata;
90 struct v4l2_subdev sd;
91 struct media_pad pad;
92 struct v4l2_ctrl_handler hdl;
93 enum adv7842_mode mode;
94 struct v4l2_dv_timings timings;
95 enum adv7842_vid_std_select vid_std_select;
96
97 const struct adv7842_format_info *format;
98
99 v4l2_std_id norm;
100 struct {
101 u8 edid[256];
102 u32 present;
103 } hdmi_edid;
104 struct {
105 u8 edid[256];
106 u32 present;
107 } vga_edid;
108 struct v4l2_fract aspect_ratio;
109 u32 rgb_quantization_range;
110 bool is_cea_format;
111 struct delayed_work delayed_work_enable_hotplug;
112 bool restart_stdi_once;
113 bool hdmi_port_a;
114
115 /* i2c clients */
116 struct i2c_client *i2c_sdp_io;
117 struct i2c_client *i2c_sdp;
118 struct i2c_client *i2c_cp;
119 struct i2c_client *i2c_vdp;
120 struct i2c_client *i2c_afe;
121 struct i2c_client *i2c_hdmi;
122 struct i2c_client *i2c_repeater;
123 struct i2c_client *i2c_edid;
124 struct i2c_client *i2c_infoframe;
125 struct i2c_client *i2c_cec;
126 struct i2c_client *i2c_avlink;
127
128 /* controls */
129 struct v4l2_ctrl *detect_tx_5v_ctrl;
130 struct v4l2_ctrl *analog_sampling_phase_ctrl;
131 struct v4l2_ctrl *free_run_color_ctrl_manual;
132 struct v4l2_ctrl *free_run_color_ctrl;
133 struct v4l2_ctrl *rgb_quantization_range_ctrl;
134
135 struct cec_adapter *cec_adap;
136 u8 cec_addr[ADV7842_MAX_ADDRS];
137 u8 cec_valid_addrs;
138 bool cec_enabled_adap;
139 };
140
141 /* Unsupported timings. This device cannot support 720p30. */
142 static const struct v4l2_dv_timings adv7842_timings_exceptions[] = {
143 V4L2_DV_BT_CEA_1280X720P30,
144 { }
145 };
146
adv7842_check_dv_timings(const struct v4l2_dv_timings * t,void * hdl)147 static bool adv7842_check_dv_timings(const struct v4l2_dv_timings *t, void *hdl)
148 {
149 int i;
150
151 for (i = 0; adv7842_timings_exceptions[i].bt.width; i++)
152 if (v4l2_match_dv_timings(t, adv7842_timings_exceptions + i, 0, false))
153 return false;
154 return true;
155 }
156
157 struct adv7842_video_standards {
158 struct v4l2_dv_timings timings;
159 u8 vid_std;
160 u8 v_freq;
161 };
162
163 /* sorted by number of lines */
164 static const struct adv7842_video_standards adv7842_prim_mode_comp[] = {
165 /* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */
166 { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
167 { V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 },
168 { V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 },
169 { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
170 { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
171 { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
172 { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
173 { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
174 /* TODO add 1920x1080P60_RB (CVT timing) */
175 { },
176 };
177
178 /* sorted by number of lines */
179 static const struct adv7842_video_standards adv7842_prim_mode_gr[] = {
180 { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
181 { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
182 { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
183 { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
184 { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
185 { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
186 { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
187 { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
188 { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
189 { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
190 { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
191 { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
192 { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
193 { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
194 { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
195 { V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 },
196 { V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 },
197 { V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 },
198 { V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 },
199 { V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */
200 /* TODO add 1600X1200P60_RB (not a DMT timing) */
201 { V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 },
202 { V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */
203 { },
204 };
205
206 /* sorted by number of lines */
207 static const struct adv7842_video_standards adv7842_prim_mode_hdmi_comp[] = {
208 { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 },
209 { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
210 { V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 },
211 { V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 },
212 { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
213 { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
214 { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
215 { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
216 { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
217 { },
218 };
219
220 /* sorted by number of lines */
221 static const struct adv7842_video_standards adv7842_prim_mode_hdmi_gr[] = {
222 { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
223 { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
224 { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
225 { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
226 { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
227 { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
228 { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
229 { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
230 { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
231 { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
232 { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
233 { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
234 { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
235 { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
236 { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
237 { },
238 };
239
240 static const struct v4l2_event adv7842_ev_fmt = {
241 .type = V4L2_EVENT_SOURCE_CHANGE,
242 .u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION,
243 };
244
245 /* ----------------------------------------------------------------------- */
246
to_state(struct v4l2_subdev * sd)247 static inline struct adv7842_state *to_state(struct v4l2_subdev *sd)
248 {
249 return container_of(sd, struct adv7842_state, sd);
250 }
251
to_sd(struct v4l2_ctrl * ctrl)252 static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
253 {
254 return &container_of(ctrl->handler, struct adv7842_state, hdl)->sd;
255 }
256
hblanking(const struct v4l2_bt_timings * t)257 static inline unsigned hblanking(const struct v4l2_bt_timings *t)
258 {
259 return V4L2_DV_BT_BLANKING_WIDTH(t);
260 }
261
htotal(const struct v4l2_bt_timings * t)262 static inline unsigned htotal(const struct v4l2_bt_timings *t)
263 {
264 return V4L2_DV_BT_FRAME_WIDTH(t);
265 }
266
vblanking(const struct v4l2_bt_timings * t)267 static inline unsigned vblanking(const struct v4l2_bt_timings *t)
268 {
269 return V4L2_DV_BT_BLANKING_HEIGHT(t);
270 }
271
vtotal(const struct v4l2_bt_timings * t)272 static inline unsigned vtotal(const struct v4l2_bt_timings *t)
273 {
274 return V4L2_DV_BT_FRAME_HEIGHT(t);
275 }
276
277
278 /* ----------------------------------------------------------------------- */
279
adv_smbus_read_byte_data_check(struct i2c_client * client,u8 command,bool check)280 static s32 adv_smbus_read_byte_data_check(struct i2c_client *client,
281 u8 command, bool check)
282 {
283 union i2c_smbus_data data;
284
285 if (!i2c_smbus_xfer(client->adapter, client->addr, client->flags,
286 I2C_SMBUS_READ, command,
287 I2C_SMBUS_BYTE_DATA, &data))
288 return data.byte;
289 if (check)
290 v4l_err(client, "error reading %02x, %02x\n",
291 client->addr, command);
292 return -EIO;
293 }
294
adv_smbus_read_byte_data(struct i2c_client * client,u8 command)295 static s32 adv_smbus_read_byte_data(struct i2c_client *client, u8 command)
296 {
297 int i;
298
299 for (i = 0; i < 3; i++) {
300 int ret = adv_smbus_read_byte_data_check(client, command, true);
301
302 if (ret >= 0) {
303 if (i)
304 v4l_err(client, "read ok after %d retries\n", i);
305 return ret;
306 }
307 }
308 v4l_err(client, "read failed\n");
309 return -EIO;
310 }
311
adv_smbus_write_byte_data(struct i2c_client * client,u8 command,u8 value)312 static s32 adv_smbus_write_byte_data(struct i2c_client *client,
313 u8 command, u8 value)
314 {
315 union i2c_smbus_data data;
316 int err;
317 int i;
318
319 data.byte = value;
320 for (i = 0; i < 3; i++) {
321 err = i2c_smbus_xfer(client->adapter, client->addr,
322 client->flags,
323 I2C_SMBUS_WRITE, command,
324 I2C_SMBUS_BYTE_DATA, &data);
325 if (!err)
326 break;
327 }
328 if (err < 0)
329 v4l_err(client, "error writing %02x, %02x, %02x\n",
330 client->addr, command, value);
331 return err;
332 }
333
adv_smbus_write_byte_no_check(struct i2c_client * client,u8 command,u8 value)334 static void adv_smbus_write_byte_no_check(struct i2c_client *client,
335 u8 command, u8 value)
336 {
337 union i2c_smbus_data data;
338 data.byte = value;
339
340 i2c_smbus_xfer(client->adapter, client->addr,
341 client->flags,
342 I2C_SMBUS_WRITE, command,
343 I2C_SMBUS_BYTE_DATA, &data);
344 }
345
adv_smbus_write_i2c_block_data(struct i2c_client * client,u8 command,unsigned length,const u8 * values)346 static s32 adv_smbus_write_i2c_block_data(struct i2c_client *client,
347 u8 command, unsigned length, const u8 *values)
348 {
349 union i2c_smbus_data data;
350
351 if (length > I2C_SMBUS_BLOCK_MAX)
352 length = I2C_SMBUS_BLOCK_MAX;
353 data.block[0] = length;
354 memcpy(data.block + 1, values, length);
355 return i2c_smbus_xfer(client->adapter, client->addr, client->flags,
356 I2C_SMBUS_WRITE, command,
357 I2C_SMBUS_I2C_BLOCK_DATA, &data);
358 }
359
360 /* ----------------------------------------------------------------------- */
361
io_read(struct v4l2_subdev * sd,u8 reg)362 static inline int io_read(struct v4l2_subdev *sd, u8 reg)
363 {
364 struct i2c_client *client = v4l2_get_subdevdata(sd);
365
366 return adv_smbus_read_byte_data(client, reg);
367 }
368
io_write(struct v4l2_subdev * sd,u8 reg,u8 val)369 static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
370 {
371 struct i2c_client *client = v4l2_get_subdevdata(sd);
372
373 return adv_smbus_write_byte_data(client, reg, val);
374 }
375
io_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)376 static inline int io_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
377 {
378 return io_write(sd, reg, (io_read(sd, reg) & mask) | val);
379 }
380
io_write_clr_set(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)381 static inline int io_write_clr_set(struct v4l2_subdev *sd,
382 u8 reg, u8 mask, u8 val)
383 {
384 return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val);
385 }
386
avlink_read(struct v4l2_subdev * sd,u8 reg)387 static inline int avlink_read(struct v4l2_subdev *sd, u8 reg)
388 {
389 struct adv7842_state *state = to_state(sd);
390
391 return adv_smbus_read_byte_data(state->i2c_avlink, reg);
392 }
393
avlink_write(struct v4l2_subdev * sd,u8 reg,u8 val)394 static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val)
395 {
396 struct adv7842_state *state = to_state(sd);
397
398 return adv_smbus_write_byte_data(state->i2c_avlink, reg, val);
399 }
400
cec_read(struct v4l2_subdev * sd,u8 reg)401 static inline int cec_read(struct v4l2_subdev *sd, u8 reg)
402 {
403 struct adv7842_state *state = to_state(sd);
404
405 return adv_smbus_read_byte_data(state->i2c_cec, reg);
406 }
407
cec_write(struct v4l2_subdev * sd,u8 reg,u8 val)408 static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
409 {
410 struct adv7842_state *state = to_state(sd);
411
412 return adv_smbus_write_byte_data(state->i2c_cec, reg, val);
413 }
414
cec_write_clr_set(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)415 static inline int cec_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
416 {
417 return cec_write(sd, reg, (cec_read(sd, reg) & ~mask) | val);
418 }
419
infoframe_read(struct v4l2_subdev * sd,u8 reg)420 static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg)
421 {
422 struct adv7842_state *state = to_state(sd);
423
424 return adv_smbus_read_byte_data(state->i2c_infoframe, reg);
425 }
426
infoframe_write(struct v4l2_subdev * sd,u8 reg,u8 val)427 static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
428 {
429 struct adv7842_state *state = to_state(sd);
430
431 return adv_smbus_write_byte_data(state->i2c_infoframe, reg, val);
432 }
433
sdp_io_read(struct v4l2_subdev * sd,u8 reg)434 static inline int sdp_io_read(struct v4l2_subdev *sd, u8 reg)
435 {
436 struct adv7842_state *state = to_state(sd);
437
438 return adv_smbus_read_byte_data(state->i2c_sdp_io, reg);
439 }
440
sdp_io_write(struct v4l2_subdev * sd,u8 reg,u8 val)441 static inline int sdp_io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
442 {
443 struct adv7842_state *state = to_state(sd);
444
445 return adv_smbus_write_byte_data(state->i2c_sdp_io, reg, val);
446 }
447
sdp_io_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)448 static inline int sdp_io_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
449 {
450 return sdp_io_write(sd, reg, (sdp_io_read(sd, reg) & mask) | val);
451 }
452
sdp_read(struct v4l2_subdev * sd,u8 reg)453 static inline int sdp_read(struct v4l2_subdev *sd, u8 reg)
454 {
455 struct adv7842_state *state = to_state(sd);
456
457 return adv_smbus_read_byte_data(state->i2c_sdp, reg);
458 }
459
sdp_write(struct v4l2_subdev * sd,u8 reg,u8 val)460 static inline int sdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
461 {
462 struct adv7842_state *state = to_state(sd);
463
464 return adv_smbus_write_byte_data(state->i2c_sdp, reg, val);
465 }
466
sdp_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)467 static inline int sdp_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
468 {
469 return sdp_write(sd, reg, (sdp_read(sd, reg) & mask) | val);
470 }
471
afe_read(struct v4l2_subdev * sd,u8 reg)472 static inline int afe_read(struct v4l2_subdev *sd, u8 reg)
473 {
474 struct adv7842_state *state = to_state(sd);
475
476 return adv_smbus_read_byte_data(state->i2c_afe, reg);
477 }
478
afe_write(struct v4l2_subdev * sd,u8 reg,u8 val)479 static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
480 {
481 struct adv7842_state *state = to_state(sd);
482
483 return adv_smbus_write_byte_data(state->i2c_afe, reg, val);
484 }
485
afe_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)486 static inline int afe_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
487 {
488 return afe_write(sd, reg, (afe_read(sd, reg) & mask) | val);
489 }
490
rep_read(struct v4l2_subdev * sd,u8 reg)491 static inline int rep_read(struct v4l2_subdev *sd, u8 reg)
492 {
493 struct adv7842_state *state = to_state(sd);
494
495 return adv_smbus_read_byte_data(state->i2c_repeater, reg);
496 }
497
rep_write(struct v4l2_subdev * sd,u8 reg,u8 val)498 static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val)
499 {
500 struct adv7842_state *state = to_state(sd);
501
502 return adv_smbus_write_byte_data(state->i2c_repeater, reg, val);
503 }
504
rep_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)505 static inline int rep_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
506 {
507 return rep_write(sd, reg, (rep_read(sd, reg) & mask) | val);
508 }
509
edid_read(struct v4l2_subdev * sd,u8 reg)510 static inline int edid_read(struct v4l2_subdev *sd, u8 reg)
511 {
512 struct adv7842_state *state = to_state(sd);
513
514 return adv_smbus_read_byte_data(state->i2c_edid, reg);
515 }
516
edid_write(struct v4l2_subdev * sd,u8 reg,u8 val)517 static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val)
518 {
519 struct adv7842_state *state = to_state(sd);
520
521 return adv_smbus_write_byte_data(state->i2c_edid, reg, val);
522 }
523
hdmi_read(struct v4l2_subdev * sd,u8 reg)524 static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg)
525 {
526 struct adv7842_state *state = to_state(sd);
527
528 return adv_smbus_read_byte_data(state->i2c_hdmi, reg);
529 }
530
hdmi_write(struct v4l2_subdev * sd,u8 reg,u8 val)531 static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val)
532 {
533 struct adv7842_state *state = to_state(sd);
534
535 return adv_smbus_write_byte_data(state->i2c_hdmi, reg, val);
536 }
537
hdmi_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)538 static inline int hdmi_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
539 {
540 return hdmi_write(sd, reg, (hdmi_read(sd, reg) & mask) | val);
541 }
542
cp_read(struct v4l2_subdev * sd,u8 reg)543 static inline int cp_read(struct v4l2_subdev *sd, u8 reg)
544 {
545 struct adv7842_state *state = to_state(sd);
546
547 return adv_smbus_read_byte_data(state->i2c_cp, reg);
548 }
549
cp_write(struct v4l2_subdev * sd,u8 reg,u8 val)550 static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
551 {
552 struct adv7842_state *state = to_state(sd);
553
554 return adv_smbus_write_byte_data(state->i2c_cp, reg, val);
555 }
556
cp_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)557 static inline int cp_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
558 {
559 return cp_write(sd, reg, (cp_read(sd, reg) & mask) | val);
560 }
561
vdp_read(struct v4l2_subdev * sd,u8 reg)562 static inline int vdp_read(struct v4l2_subdev *sd, u8 reg)
563 {
564 struct adv7842_state *state = to_state(sd);
565
566 return adv_smbus_read_byte_data(state->i2c_vdp, reg);
567 }
568
vdp_write(struct v4l2_subdev * sd,u8 reg,u8 val)569 static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
570 {
571 struct adv7842_state *state = to_state(sd);
572
573 return adv_smbus_write_byte_data(state->i2c_vdp, reg, val);
574 }
575
main_reset(struct v4l2_subdev * sd)576 static void main_reset(struct v4l2_subdev *sd)
577 {
578 struct i2c_client *client = v4l2_get_subdevdata(sd);
579
580 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
581
582 adv_smbus_write_byte_no_check(client, 0xff, 0x80);
583
584 mdelay(5);
585 }
586
587 /* -----------------------------------------------------------------------------
588 * Format helpers
589 */
590
591 static const struct adv7842_format_info adv7842_formats[] = {
592 { MEDIA_BUS_FMT_RGB888_1X24, ADV7842_OP_CH_SEL_RGB, true, false,
593 ADV7842_OP_MODE_SEL_SDR_444 | ADV7842_OP_FORMAT_SEL_8BIT },
594 { MEDIA_BUS_FMT_YUYV8_2X8, ADV7842_OP_CH_SEL_RGB, false, false,
595 ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_8BIT },
596 { MEDIA_BUS_FMT_YVYU8_2X8, ADV7842_OP_CH_SEL_RGB, false, true,
597 ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_8BIT },
598 { MEDIA_BUS_FMT_YUYV10_2X10, ADV7842_OP_CH_SEL_RGB, false, false,
599 ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_10BIT },
600 { MEDIA_BUS_FMT_YVYU10_2X10, ADV7842_OP_CH_SEL_RGB, false, true,
601 ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_10BIT },
602 { MEDIA_BUS_FMT_YUYV12_2X12, ADV7842_OP_CH_SEL_RGB, false, false,
603 ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_12BIT },
604 { MEDIA_BUS_FMT_YVYU12_2X12, ADV7842_OP_CH_SEL_RGB, false, true,
605 ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_12BIT },
606 { MEDIA_BUS_FMT_UYVY8_1X16, ADV7842_OP_CH_SEL_RBG, false, false,
607 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
608 { MEDIA_BUS_FMT_VYUY8_1X16, ADV7842_OP_CH_SEL_RBG, false, true,
609 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
610 { MEDIA_BUS_FMT_YUYV8_1X16, ADV7842_OP_CH_SEL_RGB, false, false,
611 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
612 { MEDIA_BUS_FMT_YVYU8_1X16, ADV7842_OP_CH_SEL_RGB, false, true,
613 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
614 { MEDIA_BUS_FMT_UYVY10_1X20, ADV7842_OP_CH_SEL_RBG, false, false,
615 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
616 { MEDIA_BUS_FMT_VYUY10_1X20, ADV7842_OP_CH_SEL_RBG, false, true,
617 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
618 { MEDIA_BUS_FMT_YUYV10_1X20, ADV7842_OP_CH_SEL_RGB, false, false,
619 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
620 { MEDIA_BUS_FMT_YVYU10_1X20, ADV7842_OP_CH_SEL_RGB, false, true,
621 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
622 { MEDIA_BUS_FMT_UYVY12_1X24, ADV7842_OP_CH_SEL_RBG, false, false,
623 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
624 { MEDIA_BUS_FMT_VYUY12_1X24, ADV7842_OP_CH_SEL_RBG, false, true,
625 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
626 { MEDIA_BUS_FMT_YUYV12_1X24, ADV7842_OP_CH_SEL_RGB, false, false,
627 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
628 { MEDIA_BUS_FMT_YVYU12_1X24, ADV7842_OP_CH_SEL_RGB, false, true,
629 ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
630 };
631
632 static const struct adv7842_format_info *
adv7842_format_info(struct adv7842_state * state,u32 code)633 adv7842_format_info(struct adv7842_state *state, u32 code)
634 {
635 unsigned int i;
636
637 for (i = 0; i < ARRAY_SIZE(adv7842_formats); ++i) {
638 if (adv7842_formats[i].code == code)
639 return &adv7842_formats[i];
640 }
641
642 return NULL;
643 }
644
645 /* ----------------------------------------------------------------------- */
646
is_analog_input(struct v4l2_subdev * sd)647 static inline bool is_analog_input(struct v4l2_subdev *sd)
648 {
649 struct adv7842_state *state = to_state(sd);
650
651 return ((state->mode == ADV7842_MODE_RGB) ||
652 (state->mode == ADV7842_MODE_COMP));
653 }
654
is_digital_input(struct v4l2_subdev * sd)655 static inline bool is_digital_input(struct v4l2_subdev *sd)
656 {
657 struct adv7842_state *state = to_state(sd);
658
659 return state->mode == ADV7842_MODE_HDMI;
660 }
661
662 static const struct v4l2_dv_timings_cap adv7842_timings_cap_analog = {
663 .type = V4L2_DV_BT_656_1120,
664 /* keep this initialization for compatibility with GCC < 4.4.6 */
665 .reserved = { 0 },
666 V4L2_INIT_BT_TIMINGS(0, 1920, 0, 1200, 25000000, 170000000,
667 V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
668 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
669 V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
670 V4L2_DV_BT_CAP_CUSTOM)
671 };
672
673 static const struct v4l2_dv_timings_cap adv7842_timings_cap_digital = {
674 .type = V4L2_DV_BT_656_1120,
675 /* keep this initialization for compatibility with GCC < 4.4.6 */
676 .reserved = { 0 },
677 V4L2_INIT_BT_TIMINGS(0, 1920, 0, 1200, 25000000, 225000000,
678 V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
679 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
680 V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
681 V4L2_DV_BT_CAP_CUSTOM)
682 };
683
684 static inline const struct v4l2_dv_timings_cap *
adv7842_get_dv_timings_cap(struct v4l2_subdev * sd)685 adv7842_get_dv_timings_cap(struct v4l2_subdev *sd)
686 {
687 return is_digital_input(sd) ? &adv7842_timings_cap_digital :
688 &adv7842_timings_cap_analog;
689 }
690
691 /* ----------------------------------------------------------------------- */
692
adv7842_read_cable_det(struct v4l2_subdev * sd)693 static u16 adv7842_read_cable_det(struct v4l2_subdev *sd)
694 {
695 u8 reg = io_read(sd, 0x6f);
696 u16 val = 0;
697
698 if (reg & 0x02)
699 val |= 1; /* port A */
700 if (reg & 0x01)
701 val |= 2; /* port B */
702 return val;
703 }
704
adv7842_delayed_work_enable_hotplug(struct work_struct * work)705 static void adv7842_delayed_work_enable_hotplug(struct work_struct *work)
706 {
707 struct delayed_work *dwork = to_delayed_work(work);
708 struct adv7842_state *state = container_of(dwork,
709 struct adv7842_state, delayed_work_enable_hotplug);
710 struct v4l2_subdev *sd = &state->sd;
711 int present = state->hdmi_edid.present;
712 u8 mask = 0;
713
714 v4l2_dbg(2, debug, sd, "%s: enable hotplug on ports: 0x%x\n",
715 __func__, present);
716
717 if (present & (0x04 << ADV7842_EDID_PORT_A))
718 mask |= 0x20;
719 if (present & (0x04 << ADV7842_EDID_PORT_B))
720 mask |= 0x10;
721 io_write_and_or(sd, 0x20, 0xcf, mask);
722 }
723
edid_write_vga_segment(struct v4l2_subdev * sd)724 static int edid_write_vga_segment(struct v4l2_subdev *sd)
725 {
726 struct i2c_client *client = v4l2_get_subdevdata(sd);
727 struct adv7842_state *state = to_state(sd);
728 const u8 *val = state->vga_edid.edid;
729 int err = 0;
730 int i;
731
732 v4l2_dbg(2, debug, sd, "%s: write EDID on VGA port\n", __func__);
733
734 /* HPA disable on port A and B */
735 io_write_and_or(sd, 0x20, 0xcf, 0x00);
736
737 /* Disable I2C access to internal EDID ram from VGA DDC port */
738 rep_write_and_or(sd, 0x7f, 0x7f, 0x00);
739
740 /* edid segment pointer '1' for VGA port */
741 rep_write_and_or(sd, 0x77, 0xef, 0x10);
742
743 for (i = 0; !err && i < 256; i += I2C_SMBUS_BLOCK_MAX)
744 err = adv_smbus_write_i2c_block_data(state->i2c_edid, i,
745 I2C_SMBUS_BLOCK_MAX, val + i);
746 if (err)
747 return err;
748
749 /* Calculates the checksums and enables I2C access
750 * to internal EDID ram from VGA DDC port.
751 */
752 rep_write_and_or(sd, 0x7f, 0x7f, 0x80);
753
754 for (i = 0; i < 1000; i++) {
755 if (rep_read(sd, 0x79) & 0x20)
756 break;
757 mdelay(1);
758 }
759 if (i == 1000) {
760 v4l_err(client, "error enabling edid on VGA port\n");
761 return -EIO;
762 }
763
764 /* enable hotplug after 200 ms */
765 schedule_delayed_work(&state->delayed_work_enable_hotplug, HZ / 5);
766
767 return 0;
768 }
769
edid_write_hdmi_segment(struct v4l2_subdev * sd,u8 port)770 static int edid_write_hdmi_segment(struct v4l2_subdev *sd, u8 port)
771 {
772 struct i2c_client *client = v4l2_get_subdevdata(sd);
773 struct adv7842_state *state = to_state(sd);
774 const u8 *edid = state->hdmi_edid.edid;
775 int spa_loc;
776 u16 pa;
777 int err = 0;
778 int i;
779
780 v4l2_dbg(2, debug, sd, "%s: write EDID on port %c\n",
781 __func__, (port == ADV7842_EDID_PORT_A) ? 'A' : 'B');
782
783 /* HPA disable on port A and B */
784 io_write_and_or(sd, 0x20, 0xcf, 0x00);
785
786 /* Disable I2C access to internal EDID ram from HDMI DDC ports */
787 rep_write_and_or(sd, 0x77, 0xf3, 0x00);
788
789 if (!state->hdmi_edid.present)
790 return 0;
791
792 pa = cec_get_edid_phys_addr(edid, 256, &spa_loc);
793 err = cec_phys_addr_validate(pa, &pa, NULL);
794 if (err)
795 return err;
796
797 /*
798 * Return an error if no location of the source physical address
799 * was found.
800 */
801 if (spa_loc == 0)
802 return -EINVAL;
803
804 /* edid segment pointer '0' for HDMI ports */
805 rep_write_and_or(sd, 0x77, 0xef, 0x00);
806
807 for (i = 0; !err && i < 256; i += I2C_SMBUS_BLOCK_MAX)
808 err = adv_smbus_write_i2c_block_data(state->i2c_edid, i,
809 I2C_SMBUS_BLOCK_MAX, edid + i);
810 if (err)
811 return err;
812
813 if (port == ADV7842_EDID_PORT_A) {
814 rep_write(sd, 0x72, edid[spa_loc]);
815 rep_write(sd, 0x73, edid[spa_loc + 1]);
816 } else {
817 rep_write(sd, 0x74, edid[spa_loc]);
818 rep_write(sd, 0x75, edid[spa_loc + 1]);
819 }
820 rep_write(sd, 0x76, spa_loc & 0xff);
821 rep_write_and_or(sd, 0x77, 0xbf, (spa_loc >> 2) & 0x40);
822
823 /* Calculates the checksums and enables I2C access to internal
824 * EDID ram from HDMI DDC ports
825 */
826 rep_write_and_or(sd, 0x77, 0xf3, state->hdmi_edid.present);
827
828 for (i = 0; i < 1000; i++) {
829 if (rep_read(sd, 0x7d) & state->hdmi_edid.present)
830 break;
831 mdelay(1);
832 }
833 if (i == 1000) {
834 v4l_err(client, "error enabling edid on port %c\n",
835 (port == ADV7842_EDID_PORT_A) ? 'A' : 'B');
836 return -EIO;
837 }
838 cec_s_phys_addr(state->cec_adap, pa, false);
839
840 /* enable hotplug after 200 ms */
841 schedule_delayed_work(&state->delayed_work_enable_hotplug, HZ / 5);
842
843 return 0;
844 }
845
846 /* ----------------------------------------------------------------------- */
847
848 #ifdef CONFIG_VIDEO_ADV_DEBUG
adv7842_inv_register(struct v4l2_subdev * sd)849 static void adv7842_inv_register(struct v4l2_subdev *sd)
850 {
851 v4l2_info(sd, "0x000-0x0ff: IO Map\n");
852 v4l2_info(sd, "0x100-0x1ff: AVLink Map\n");
853 v4l2_info(sd, "0x200-0x2ff: CEC Map\n");
854 v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n");
855 v4l2_info(sd, "0x400-0x4ff: SDP_IO Map\n");
856 v4l2_info(sd, "0x500-0x5ff: SDP Map\n");
857 v4l2_info(sd, "0x600-0x6ff: AFE Map\n");
858 v4l2_info(sd, "0x700-0x7ff: Repeater Map\n");
859 v4l2_info(sd, "0x800-0x8ff: EDID Map\n");
860 v4l2_info(sd, "0x900-0x9ff: HDMI Map\n");
861 v4l2_info(sd, "0xa00-0xaff: CP Map\n");
862 v4l2_info(sd, "0xb00-0xbff: VDP Map\n");
863 }
864
adv7842_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)865 static int adv7842_g_register(struct v4l2_subdev *sd,
866 struct v4l2_dbg_register *reg)
867 {
868 reg->size = 1;
869 switch (reg->reg >> 8) {
870 case 0:
871 reg->val = io_read(sd, reg->reg & 0xff);
872 break;
873 case 1:
874 reg->val = avlink_read(sd, reg->reg & 0xff);
875 break;
876 case 2:
877 reg->val = cec_read(sd, reg->reg & 0xff);
878 break;
879 case 3:
880 reg->val = infoframe_read(sd, reg->reg & 0xff);
881 break;
882 case 4:
883 reg->val = sdp_io_read(sd, reg->reg & 0xff);
884 break;
885 case 5:
886 reg->val = sdp_read(sd, reg->reg & 0xff);
887 break;
888 case 6:
889 reg->val = afe_read(sd, reg->reg & 0xff);
890 break;
891 case 7:
892 reg->val = rep_read(sd, reg->reg & 0xff);
893 break;
894 case 8:
895 reg->val = edid_read(sd, reg->reg & 0xff);
896 break;
897 case 9:
898 reg->val = hdmi_read(sd, reg->reg & 0xff);
899 break;
900 case 0xa:
901 reg->val = cp_read(sd, reg->reg & 0xff);
902 break;
903 case 0xb:
904 reg->val = vdp_read(sd, reg->reg & 0xff);
905 break;
906 default:
907 v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
908 adv7842_inv_register(sd);
909 break;
910 }
911 return 0;
912 }
913
adv7842_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)914 static int adv7842_s_register(struct v4l2_subdev *sd,
915 const struct v4l2_dbg_register *reg)
916 {
917 u8 val = reg->val & 0xff;
918
919 switch (reg->reg >> 8) {
920 case 0:
921 io_write(sd, reg->reg & 0xff, val);
922 break;
923 case 1:
924 avlink_write(sd, reg->reg & 0xff, val);
925 break;
926 case 2:
927 cec_write(sd, reg->reg & 0xff, val);
928 break;
929 case 3:
930 infoframe_write(sd, reg->reg & 0xff, val);
931 break;
932 case 4:
933 sdp_io_write(sd, reg->reg & 0xff, val);
934 break;
935 case 5:
936 sdp_write(sd, reg->reg & 0xff, val);
937 break;
938 case 6:
939 afe_write(sd, reg->reg & 0xff, val);
940 break;
941 case 7:
942 rep_write(sd, reg->reg & 0xff, val);
943 break;
944 case 8:
945 edid_write(sd, reg->reg & 0xff, val);
946 break;
947 case 9:
948 hdmi_write(sd, reg->reg & 0xff, val);
949 break;
950 case 0xa:
951 cp_write(sd, reg->reg & 0xff, val);
952 break;
953 case 0xb:
954 vdp_write(sd, reg->reg & 0xff, val);
955 break;
956 default:
957 v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
958 adv7842_inv_register(sd);
959 break;
960 }
961 return 0;
962 }
963 #endif
964
adv7842_s_detect_tx_5v_ctrl(struct v4l2_subdev * sd)965 static int adv7842_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd)
966 {
967 struct adv7842_state *state = to_state(sd);
968 u16 cable_det = adv7842_read_cable_det(sd);
969
970 v4l2_dbg(1, debug, sd, "%s: 0x%x\n", __func__, cable_det);
971
972 return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl, cable_det);
973 }
974
find_and_set_predefined_video_timings(struct v4l2_subdev * sd,u8 prim_mode,const struct adv7842_video_standards * predef_vid_timings,const struct v4l2_dv_timings * timings)975 static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd,
976 u8 prim_mode,
977 const struct adv7842_video_standards *predef_vid_timings,
978 const struct v4l2_dv_timings *timings)
979 {
980 int i;
981
982 for (i = 0; predef_vid_timings[i].timings.bt.width; i++) {
983 if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings,
984 is_digital_input(sd) ? 250000 : 1000000, false))
985 continue;
986 /* video std */
987 io_write(sd, 0x00, predef_vid_timings[i].vid_std);
988 /* v_freq and prim mode */
989 io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) + prim_mode);
990 return 0;
991 }
992
993 return -1;
994 }
995
configure_predefined_video_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)996 static int configure_predefined_video_timings(struct v4l2_subdev *sd,
997 struct v4l2_dv_timings *timings)
998 {
999 struct adv7842_state *state = to_state(sd);
1000 int err;
1001
1002 v4l2_dbg(1, debug, sd, "%s\n", __func__);
1003
1004 /* reset to default values */
1005 io_write(sd, 0x16, 0x43);
1006 io_write(sd, 0x17, 0x5a);
1007 /* disable embedded syncs for auto graphics mode */
1008 cp_write_and_or(sd, 0x81, 0xef, 0x00);
1009 cp_write(sd, 0x26, 0x00);
1010 cp_write(sd, 0x27, 0x00);
1011 cp_write(sd, 0x28, 0x00);
1012 cp_write(sd, 0x29, 0x00);
1013 cp_write(sd, 0x8f, 0x40);
1014 cp_write(sd, 0x90, 0x00);
1015 cp_write(sd, 0xa5, 0x00);
1016 cp_write(sd, 0xa6, 0x00);
1017 cp_write(sd, 0xa7, 0x00);
1018 cp_write(sd, 0xab, 0x00);
1019 cp_write(sd, 0xac, 0x00);
1020
1021 switch (state->mode) {
1022 case ADV7842_MODE_COMP:
1023 case ADV7842_MODE_RGB:
1024 err = find_and_set_predefined_video_timings(sd,
1025 0x01, adv7842_prim_mode_comp, timings);
1026 if (err)
1027 err = find_and_set_predefined_video_timings(sd,
1028 0x02, adv7842_prim_mode_gr, timings);
1029 break;
1030 case ADV7842_MODE_HDMI:
1031 err = find_and_set_predefined_video_timings(sd,
1032 0x05, adv7842_prim_mode_hdmi_comp, timings);
1033 if (err)
1034 err = find_and_set_predefined_video_timings(sd,
1035 0x06, adv7842_prim_mode_hdmi_gr, timings);
1036 break;
1037 default:
1038 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1039 __func__, state->mode);
1040 err = -1;
1041 break;
1042 }
1043
1044
1045 return err;
1046 }
1047
configure_custom_video_timings(struct v4l2_subdev * sd,const struct v4l2_bt_timings * bt)1048 static void configure_custom_video_timings(struct v4l2_subdev *sd,
1049 const struct v4l2_bt_timings *bt)
1050 {
1051 struct adv7842_state *state = to_state(sd);
1052 struct i2c_client *client = v4l2_get_subdevdata(sd);
1053 u32 width = htotal(bt);
1054 u32 height = vtotal(bt);
1055 u16 cp_start_sav = bt->hsync + bt->hbackporch - 4;
1056 u16 cp_start_eav = width - bt->hfrontporch;
1057 u16 cp_start_vbi = height - bt->vfrontporch + 1;
1058 u16 cp_end_vbi = bt->vsync + bt->vbackporch + 1;
1059 u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ?
1060 ((width * (ADV7842_fsc / 100)) / ((u32)bt->pixelclock / 100)) : 0;
1061 const u8 pll[2] = {
1062 0xc0 | ((width >> 8) & 0x1f),
1063 width & 0xff
1064 };
1065
1066 v4l2_dbg(2, debug, sd, "%s\n", __func__);
1067
1068 switch (state->mode) {
1069 case ADV7842_MODE_COMP:
1070 case ADV7842_MODE_RGB:
1071 /* auto graphics */
1072 io_write(sd, 0x00, 0x07); /* video std */
1073 io_write(sd, 0x01, 0x02); /* prim mode */
1074 /* enable embedded syncs for auto graphics mode */
1075 cp_write_and_or(sd, 0x81, 0xef, 0x10);
1076
1077 /* Should only be set in auto-graphics mode [REF_02, p. 91-92] */
1078 /* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */
1079 /* IO-map reg. 0x16 and 0x17 should be written in sequence */
1080 if (adv_smbus_write_i2c_block_data(client, 0x16, 2, pll)) {
1081 v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n");
1082 break;
1083 }
1084
1085 /* active video - horizontal timing */
1086 cp_write(sd, 0x26, (cp_start_sav >> 8) & 0xf);
1087 cp_write(sd, 0x27, (cp_start_sav & 0xff));
1088 cp_write(sd, 0x28, (cp_start_eav >> 8) & 0xf);
1089 cp_write(sd, 0x29, (cp_start_eav & 0xff));
1090
1091 /* active video - vertical timing */
1092 cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff);
1093 cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) |
1094 ((cp_end_vbi >> 8) & 0xf));
1095 cp_write(sd, 0xa7, cp_end_vbi & 0xff);
1096 break;
1097 case ADV7842_MODE_HDMI:
1098 /* set default prim_mode/vid_std for HDMI
1099 according to [REF_03, c. 4.2] */
1100 io_write(sd, 0x00, 0x02); /* video std */
1101 io_write(sd, 0x01, 0x06); /* prim mode */
1102 break;
1103 default:
1104 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1105 __func__, state->mode);
1106 break;
1107 }
1108
1109 cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7);
1110 cp_write(sd, 0x90, ch1_fr_ll & 0xff);
1111 cp_write(sd, 0xab, (height >> 4) & 0xff);
1112 cp_write(sd, 0xac, (height & 0x0f) << 4);
1113 }
1114
adv7842_set_offset(struct v4l2_subdev * sd,bool auto_offset,u16 offset_a,u16 offset_b,u16 offset_c)1115 static void adv7842_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b, u16 offset_c)
1116 {
1117 struct adv7842_state *state = to_state(sd);
1118 u8 offset_buf[4];
1119
1120 if (auto_offset) {
1121 offset_a = 0x3ff;
1122 offset_b = 0x3ff;
1123 offset_c = 0x3ff;
1124 }
1125
1126 v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n",
1127 __func__, auto_offset ? "Auto" : "Manual",
1128 offset_a, offset_b, offset_c);
1129
1130 offset_buf[0]= (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4);
1131 offset_buf[1] = ((offset_a & 0x00f) << 4) | ((offset_b & 0x3c0) >> 6);
1132 offset_buf[2] = ((offset_b & 0x03f) << 2) | ((offset_c & 0x300) >> 8);
1133 offset_buf[3] = offset_c & 0x0ff;
1134
1135 /* Registers must be written in this order with no i2c access in between */
1136 if (adv_smbus_write_i2c_block_data(state->i2c_cp, 0x77, 4, offset_buf))
1137 v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__);
1138 }
1139
adv7842_set_gain(struct v4l2_subdev * sd,bool auto_gain,u16 gain_a,u16 gain_b,u16 gain_c)1140 static void adv7842_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 gain_c)
1141 {
1142 struct adv7842_state *state = to_state(sd);
1143 u8 gain_buf[4];
1144 u8 gain_man = 1;
1145 u8 agc_mode_man = 1;
1146
1147 if (auto_gain) {
1148 gain_man = 0;
1149 agc_mode_man = 0;
1150 gain_a = 0x100;
1151 gain_b = 0x100;
1152 gain_c = 0x100;
1153 }
1154
1155 v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n",
1156 __func__, auto_gain ? "Auto" : "Manual",
1157 gain_a, gain_b, gain_c);
1158
1159 gain_buf[0] = ((gain_man << 7) | (agc_mode_man << 6) | ((gain_a & 0x3f0) >> 4));
1160 gain_buf[1] = (((gain_a & 0x00f) << 4) | ((gain_b & 0x3c0) >> 6));
1161 gain_buf[2] = (((gain_b & 0x03f) << 2) | ((gain_c & 0x300) >> 8));
1162 gain_buf[3] = ((gain_c & 0x0ff));
1163
1164 /* Registers must be written in this order with no i2c access in between */
1165 if (adv_smbus_write_i2c_block_data(state->i2c_cp, 0x73, 4, gain_buf))
1166 v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__);
1167 }
1168
set_rgb_quantization_range(struct v4l2_subdev * sd)1169 static void set_rgb_quantization_range(struct v4l2_subdev *sd)
1170 {
1171 struct adv7842_state *state = to_state(sd);
1172 bool rgb_output = io_read(sd, 0x02) & 0x02;
1173 bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;
1174 u8 y = HDMI_COLORSPACE_RGB;
1175
1176 if (hdmi_signal && (io_read(sd, 0x60) & 1))
1177 y = infoframe_read(sd, 0x01) >> 5;
1178
1179 v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n",
1180 __func__, state->rgb_quantization_range,
1181 rgb_output, hdmi_signal);
1182
1183 adv7842_set_gain(sd, true, 0x0, 0x0, 0x0);
1184 adv7842_set_offset(sd, true, 0x0, 0x0, 0x0);
1185 io_write_clr_set(sd, 0x02, 0x04, rgb_output ? 0 : 4);
1186
1187 switch (state->rgb_quantization_range) {
1188 case V4L2_DV_RGB_RANGE_AUTO:
1189 if (state->mode == ADV7842_MODE_RGB) {
1190 /* Receiving analog RGB signal
1191 * Set RGB full range (0-255) */
1192 io_write_and_or(sd, 0x02, 0x0f, 0x10);
1193 break;
1194 }
1195
1196 if (state->mode == ADV7842_MODE_COMP) {
1197 /* Receiving analog YPbPr signal
1198 * Set automode */
1199 io_write_and_or(sd, 0x02, 0x0f, 0xf0);
1200 break;
1201 }
1202
1203 if (hdmi_signal) {
1204 /* Receiving HDMI signal
1205 * Set automode */
1206 io_write_and_or(sd, 0x02, 0x0f, 0xf0);
1207 break;
1208 }
1209
1210 /* Receiving DVI-D signal
1211 * ADV7842 selects RGB limited range regardless of
1212 * input format (CE/IT) in automatic mode */
1213 if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO) {
1214 /* RGB limited range (16-235) */
1215 io_write_and_or(sd, 0x02, 0x0f, 0x00);
1216 } else {
1217 /* RGB full range (0-255) */
1218 io_write_and_or(sd, 0x02, 0x0f, 0x10);
1219
1220 if (is_digital_input(sd) && rgb_output) {
1221 adv7842_set_offset(sd, false, 0x40, 0x40, 0x40);
1222 } else {
1223 adv7842_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1224 adv7842_set_offset(sd, false, 0x70, 0x70, 0x70);
1225 }
1226 }
1227 break;
1228 case V4L2_DV_RGB_RANGE_LIMITED:
1229 if (state->mode == ADV7842_MODE_COMP) {
1230 /* YCrCb limited range (16-235) */
1231 io_write_and_or(sd, 0x02, 0x0f, 0x20);
1232 break;
1233 }
1234
1235 if (y != HDMI_COLORSPACE_RGB)
1236 break;
1237
1238 /* RGB limited range (16-235) */
1239 io_write_and_or(sd, 0x02, 0x0f, 0x00);
1240
1241 break;
1242 case V4L2_DV_RGB_RANGE_FULL:
1243 if (state->mode == ADV7842_MODE_COMP) {
1244 /* YCrCb full range (0-255) */
1245 io_write_and_or(sd, 0x02, 0x0f, 0x60);
1246 break;
1247 }
1248
1249 if (y != HDMI_COLORSPACE_RGB)
1250 break;
1251
1252 /* RGB full range (0-255) */
1253 io_write_and_or(sd, 0x02, 0x0f, 0x10);
1254
1255 if (is_analog_input(sd) || hdmi_signal)
1256 break;
1257
1258 /* Adjust gain/offset for DVI-D signals only */
1259 if (rgb_output) {
1260 adv7842_set_offset(sd, false, 0x40, 0x40, 0x40);
1261 } else {
1262 adv7842_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1263 adv7842_set_offset(sd, false, 0x70, 0x70, 0x70);
1264 }
1265 break;
1266 }
1267 }
1268
adv7842_s_ctrl(struct v4l2_ctrl * ctrl)1269 static int adv7842_s_ctrl(struct v4l2_ctrl *ctrl)
1270 {
1271 struct v4l2_subdev *sd = to_sd(ctrl);
1272 struct adv7842_state *state = to_state(sd);
1273
1274 /* TODO SDP ctrls
1275 contrast/brightness/hue/free run is acting a bit strange,
1276 not sure if sdp csc is correct.
1277 */
1278 switch (ctrl->id) {
1279 /* standard ctrls */
1280 case V4L2_CID_BRIGHTNESS:
1281 cp_write(sd, 0x3c, ctrl->val);
1282 sdp_write(sd, 0x14, ctrl->val);
1283 /* ignore lsb sdp 0x17[3:2] */
1284 return 0;
1285 case V4L2_CID_CONTRAST:
1286 cp_write(sd, 0x3a, ctrl->val);
1287 sdp_write(sd, 0x13, ctrl->val);
1288 /* ignore lsb sdp 0x17[1:0] */
1289 return 0;
1290 case V4L2_CID_SATURATION:
1291 cp_write(sd, 0x3b, ctrl->val);
1292 sdp_write(sd, 0x15, ctrl->val);
1293 /* ignore lsb sdp 0x17[5:4] */
1294 return 0;
1295 case V4L2_CID_HUE:
1296 cp_write(sd, 0x3d, ctrl->val);
1297 sdp_write(sd, 0x16, ctrl->val);
1298 /* ignore lsb sdp 0x17[7:6] */
1299 return 0;
1300 /* custom ctrls */
1301 case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE:
1302 afe_write(sd, 0xc8, ctrl->val);
1303 return 0;
1304 case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL:
1305 cp_write_and_or(sd, 0xbf, ~0x04, (ctrl->val << 2));
1306 sdp_write_and_or(sd, 0xdd, ~0x04, (ctrl->val << 2));
1307 return 0;
1308 case V4L2_CID_ADV_RX_FREE_RUN_COLOR: {
1309 u8 R = (ctrl->val & 0xff0000) >> 16;
1310 u8 G = (ctrl->val & 0x00ff00) >> 8;
1311 u8 B = (ctrl->val & 0x0000ff);
1312 /* RGB -> YUV, numerical approximation */
1313 int Y = 66 * R + 129 * G + 25 * B;
1314 int U = -38 * R - 74 * G + 112 * B;
1315 int V = 112 * R - 94 * G - 18 * B;
1316
1317 /* Scale down to 8 bits with rounding */
1318 Y = (Y + 128) >> 8;
1319 U = (U + 128) >> 8;
1320 V = (V + 128) >> 8;
1321 /* make U,V positive */
1322 Y += 16;
1323 U += 128;
1324 V += 128;
1325
1326 v4l2_dbg(1, debug, sd, "R %x, G %x, B %x\n", R, G, B);
1327 v4l2_dbg(1, debug, sd, "Y %x, U %x, V %x\n", Y, U, V);
1328
1329 /* CP */
1330 cp_write(sd, 0xc1, R);
1331 cp_write(sd, 0xc0, G);
1332 cp_write(sd, 0xc2, B);
1333 /* SDP */
1334 sdp_write(sd, 0xde, Y);
1335 sdp_write(sd, 0xdf, (V & 0xf0) | ((U >> 4) & 0x0f));
1336 return 0;
1337 }
1338 case V4L2_CID_DV_RX_RGB_RANGE:
1339 state->rgb_quantization_range = ctrl->val;
1340 set_rgb_quantization_range(sd);
1341 return 0;
1342 }
1343 return -EINVAL;
1344 }
1345
adv7842_g_volatile_ctrl(struct v4l2_ctrl * ctrl)1346 static int adv7842_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
1347 {
1348 struct v4l2_subdev *sd = to_sd(ctrl);
1349
1350 if (ctrl->id == V4L2_CID_DV_RX_IT_CONTENT_TYPE) {
1351 ctrl->val = V4L2_DV_IT_CONTENT_TYPE_NO_ITC;
1352 if ((io_read(sd, 0x60) & 1) && (infoframe_read(sd, 0x03) & 0x80))
1353 ctrl->val = (infoframe_read(sd, 0x05) >> 4) & 3;
1354 return 0;
1355 }
1356 return -EINVAL;
1357 }
1358
no_power(struct v4l2_subdev * sd)1359 static inline bool no_power(struct v4l2_subdev *sd)
1360 {
1361 return io_read(sd, 0x0c) & 0x24;
1362 }
1363
no_cp_signal(struct v4l2_subdev * sd)1364 static inline bool no_cp_signal(struct v4l2_subdev *sd)
1365 {
1366 return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0) || !(cp_read(sd, 0xb1) & 0x80);
1367 }
1368
is_hdmi(struct v4l2_subdev * sd)1369 static inline bool is_hdmi(struct v4l2_subdev *sd)
1370 {
1371 return hdmi_read(sd, 0x05) & 0x80;
1372 }
1373
adv7842_g_input_status(struct v4l2_subdev * sd,u32 * status)1374 static int adv7842_g_input_status(struct v4l2_subdev *sd, u32 *status)
1375 {
1376 struct adv7842_state *state = to_state(sd);
1377
1378 *status = 0;
1379
1380 if (io_read(sd, 0x0c) & 0x24)
1381 *status |= V4L2_IN_ST_NO_POWER;
1382
1383 if (state->mode == ADV7842_MODE_SDP) {
1384 /* status from SDP block */
1385 if (!(sdp_read(sd, 0x5A) & 0x01))
1386 *status |= V4L2_IN_ST_NO_SIGNAL;
1387
1388 v4l2_dbg(1, debug, sd, "%s: SDP status = 0x%x\n",
1389 __func__, *status);
1390 return 0;
1391 }
1392 /* status from CP block */
1393 if ((cp_read(sd, 0xb5) & 0xd0) != 0xd0 ||
1394 !(cp_read(sd, 0xb1) & 0x80))
1395 /* TODO channel 2 */
1396 *status |= V4L2_IN_ST_NO_SIGNAL;
1397
1398 if (is_digital_input(sd) && ((io_read(sd, 0x74) & 0x03) != 0x03))
1399 *status |= V4L2_IN_ST_NO_SIGNAL;
1400
1401 v4l2_dbg(1, debug, sd, "%s: CP status = 0x%x\n",
1402 __func__, *status);
1403
1404 return 0;
1405 }
1406
1407 struct stdi_readback {
1408 u16 bl, lcf, lcvs;
1409 u8 hs_pol, vs_pol;
1410 bool interlaced;
1411 };
1412
stdi2dv_timings(struct v4l2_subdev * sd,struct stdi_readback * stdi,struct v4l2_dv_timings * timings)1413 static int stdi2dv_timings(struct v4l2_subdev *sd,
1414 struct stdi_readback *stdi,
1415 struct v4l2_dv_timings *timings)
1416 {
1417 struct adv7842_state *state = to_state(sd);
1418 u32 hfreq = (ADV7842_fsc * 8) / stdi->bl;
1419 u32 pix_clk;
1420 int i;
1421
1422 for (i = 0; v4l2_dv_timings_presets[i].bt.width; i++) {
1423 const struct v4l2_bt_timings *bt = &v4l2_dv_timings_presets[i].bt;
1424
1425 if (!v4l2_valid_dv_timings(&v4l2_dv_timings_presets[i],
1426 adv7842_get_dv_timings_cap(sd),
1427 adv7842_check_dv_timings, NULL))
1428 continue;
1429 if (vtotal(bt) != stdi->lcf + 1)
1430 continue;
1431 if (bt->vsync != stdi->lcvs)
1432 continue;
1433
1434 pix_clk = hfreq * htotal(bt);
1435
1436 if ((pix_clk < bt->pixelclock + 1000000) &&
1437 (pix_clk > bt->pixelclock - 1000000)) {
1438 *timings = v4l2_dv_timings_presets[i];
1439 return 0;
1440 }
1441 }
1442
1443 if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs, 0,
1444 (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1445 (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1446 false, timings))
1447 return 0;
1448 if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs,
1449 (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1450 (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1451 false, state->aspect_ratio, timings))
1452 return 0;
1453
1454 v4l2_dbg(2, debug, sd,
1455 "%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n",
1456 __func__, stdi->lcvs, stdi->lcf, stdi->bl,
1457 stdi->hs_pol, stdi->vs_pol);
1458 return -1;
1459 }
1460
read_stdi(struct v4l2_subdev * sd,struct stdi_readback * stdi)1461 static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi)
1462 {
1463 u32 status;
1464
1465 adv7842_g_input_status(sd, &status);
1466 if (status & V4L2_IN_ST_NO_SIGNAL) {
1467 v4l2_dbg(2, debug, sd, "%s: no signal\n", __func__);
1468 return -ENOLINK;
1469 }
1470
1471 stdi->bl = ((cp_read(sd, 0xb1) & 0x3f) << 8) | cp_read(sd, 0xb2);
1472 stdi->lcf = ((cp_read(sd, 0xb3) & 0x7) << 8) | cp_read(sd, 0xb4);
1473 stdi->lcvs = cp_read(sd, 0xb3) >> 3;
1474
1475 if ((cp_read(sd, 0xb5) & 0x80) && ((cp_read(sd, 0xb5) & 0x03) == 0x01)) {
1476 stdi->hs_pol = ((cp_read(sd, 0xb5) & 0x10) ?
1477 ((cp_read(sd, 0xb5) & 0x08) ? '+' : '-') : 'x');
1478 stdi->vs_pol = ((cp_read(sd, 0xb5) & 0x40) ?
1479 ((cp_read(sd, 0xb5) & 0x20) ? '+' : '-') : 'x');
1480 } else {
1481 stdi->hs_pol = 'x';
1482 stdi->vs_pol = 'x';
1483 }
1484 stdi->interlaced = (cp_read(sd, 0xb1) & 0x40) ? true : false;
1485
1486 if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) {
1487 v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__);
1488 return -ENOLINK;
1489 }
1490
1491 v4l2_dbg(2, debug, sd,
1492 "%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n",
1493 __func__, stdi->lcf, stdi->bl, stdi->lcvs,
1494 stdi->hs_pol, stdi->vs_pol,
1495 stdi->interlaced ? "interlaced" : "progressive");
1496
1497 return 0;
1498 }
1499
adv7842_enum_dv_timings(struct v4l2_subdev * sd,struct v4l2_enum_dv_timings * timings)1500 static int adv7842_enum_dv_timings(struct v4l2_subdev *sd,
1501 struct v4l2_enum_dv_timings *timings)
1502 {
1503 if (timings->pad != 0)
1504 return -EINVAL;
1505
1506 return v4l2_enum_dv_timings_cap(timings,
1507 adv7842_get_dv_timings_cap(sd), adv7842_check_dv_timings, NULL);
1508 }
1509
adv7842_dv_timings_cap(struct v4l2_subdev * sd,struct v4l2_dv_timings_cap * cap)1510 static int adv7842_dv_timings_cap(struct v4l2_subdev *sd,
1511 struct v4l2_dv_timings_cap *cap)
1512 {
1513 if (cap->pad != 0)
1514 return -EINVAL;
1515
1516 *cap = *adv7842_get_dv_timings_cap(sd);
1517 return 0;
1518 }
1519
1520 /* Fill the optional fields .standards and .flags in struct v4l2_dv_timings
1521 if the format is listed in adv7842_timings[] */
adv7842_fill_optional_dv_timings_fields(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1522 static void adv7842_fill_optional_dv_timings_fields(struct v4l2_subdev *sd,
1523 struct v4l2_dv_timings *timings)
1524 {
1525 v4l2_find_dv_timings_cap(timings, adv7842_get_dv_timings_cap(sd),
1526 is_digital_input(sd) ? 250000 : 1000000,
1527 adv7842_check_dv_timings, NULL);
1528 }
1529
adv7842_query_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1530 static int adv7842_query_dv_timings(struct v4l2_subdev *sd,
1531 struct v4l2_dv_timings *timings)
1532 {
1533 struct adv7842_state *state = to_state(sd);
1534 struct v4l2_bt_timings *bt = &timings->bt;
1535 struct stdi_readback stdi = { 0 };
1536
1537 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
1538
1539 memset(timings, 0, sizeof(struct v4l2_dv_timings));
1540
1541 /* SDP block */
1542 if (state->mode == ADV7842_MODE_SDP)
1543 return -ENODATA;
1544
1545 /* read STDI */
1546 if (read_stdi(sd, &stdi)) {
1547 state->restart_stdi_once = true;
1548 v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
1549 return -ENOLINK;
1550 }
1551 bt->interlaced = stdi.interlaced ?
1552 V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;
1553 bt->standards = V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
1554 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT;
1555
1556 if (is_digital_input(sd)) {
1557 u32 freq;
1558
1559 timings->type = V4L2_DV_BT_656_1120;
1560
1561 bt->width = (hdmi_read(sd, 0x07) & 0x0f) * 256 + hdmi_read(sd, 0x08);
1562 bt->height = (hdmi_read(sd, 0x09) & 0x0f) * 256 + hdmi_read(sd, 0x0a);
1563 freq = ((hdmi_read(sd, 0x51) << 1) + (hdmi_read(sd, 0x52) >> 7)) * 1000000;
1564 freq += ((hdmi_read(sd, 0x52) & 0x7f) * 7813);
1565 if (is_hdmi(sd)) {
1566 /* adjust for deep color mode */
1567 freq = freq * 8 / (((hdmi_read(sd, 0x0b) & 0xc0) >> 6) * 2 + 8);
1568 }
1569 bt->pixelclock = freq;
1570 bt->hfrontporch = (hdmi_read(sd, 0x20) & 0x03) * 256 +
1571 hdmi_read(sd, 0x21);
1572 bt->hsync = (hdmi_read(sd, 0x22) & 0x03) * 256 +
1573 hdmi_read(sd, 0x23);
1574 bt->hbackporch = (hdmi_read(sd, 0x24) & 0x03) * 256 +
1575 hdmi_read(sd, 0x25);
1576 bt->vfrontporch = ((hdmi_read(sd, 0x2a) & 0x1f) * 256 +
1577 hdmi_read(sd, 0x2b)) / 2;
1578 bt->vsync = ((hdmi_read(sd, 0x2e) & 0x1f) * 256 +
1579 hdmi_read(sd, 0x2f)) / 2;
1580 bt->vbackporch = ((hdmi_read(sd, 0x32) & 0x1f) * 256 +
1581 hdmi_read(sd, 0x33)) / 2;
1582 bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) |
1583 ((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0);
1584 if (bt->interlaced == V4L2_DV_INTERLACED) {
1585 bt->height += (hdmi_read(sd, 0x0b) & 0x0f) * 256 +
1586 hdmi_read(sd, 0x0c);
1587 bt->il_vfrontporch = ((hdmi_read(sd, 0x2c) & 0x1f) * 256 +
1588 hdmi_read(sd, 0x2d)) / 2;
1589 bt->il_vsync = ((hdmi_read(sd, 0x30) & 0x1f) * 256 +
1590 hdmi_read(sd, 0x31)) / 2;
1591 bt->il_vbackporch = ((hdmi_read(sd, 0x34) & 0x1f) * 256 +
1592 hdmi_read(sd, 0x35)) / 2;
1593 } else {
1594 bt->il_vfrontporch = 0;
1595 bt->il_vsync = 0;
1596 bt->il_vbackporch = 0;
1597 }
1598 adv7842_fill_optional_dv_timings_fields(sd, timings);
1599 } else {
1600 /* find format
1601 * Since LCVS values are inaccurate [REF_03, p. 339-340],
1602 * stdi2dv_timings() is called with lcvs +-1 if the first attempt fails.
1603 */
1604 if (!stdi2dv_timings(sd, &stdi, timings))
1605 goto found;
1606 stdi.lcvs += 1;
1607 v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs);
1608 if (!stdi2dv_timings(sd, &stdi, timings))
1609 goto found;
1610 stdi.lcvs -= 2;
1611 v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs);
1612 if (stdi2dv_timings(sd, &stdi, timings)) {
1613 /*
1614 * The STDI block may measure wrong values, especially
1615 * for lcvs and lcf. If the driver can not find any
1616 * valid timing, the STDI block is restarted to measure
1617 * the video timings again. The function will return an
1618 * error, but the restart of STDI will generate a new
1619 * STDI interrupt and the format detection process will
1620 * restart.
1621 */
1622 if (state->restart_stdi_once) {
1623 v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__);
1624 /* TODO restart STDI for Sync Channel 2 */
1625 /* enter one-shot mode */
1626 cp_write_and_or(sd, 0x86, 0xf9, 0x00);
1627 /* trigger STDI restart */
1628 cp_write_and_or(sd, 0x86, 0xf9, 0x04);
1629 /* reset to continuous mode */
1630 cp_write_and_or(sd, 0x86, 0xf9, 0x02);
1631 state->restart_stdi_once = false;
1632 return -ENOLINK;
1633 }
1634 v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__);
1635 return -ERANGE;
1636 }
1637 state->restart_stdi_once = true;
1638 }
1639 found:
1640
1641 if (debug > 1)
1642 v4l2_print_dv_timings(sd->name, "adv7842_query_dv_timings:",
1643 timings, true);
1644 return 0;
1645 }
1646
adv7842_s_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1647 static int adv7842_s_dv_timings(struct v4l2_subdev *sd,
1648 struct v4l2_dv_timings *timings)
1649 {
1650 struct adv7842_state *state = to_state(sd);
1651 struct v4l2_bt_timings *bt;
1652 int err;
1653
1654 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
1655
1656 if (state->mode == ADV7842_MODE_SDP)
1657 return -ENODATA;
1658
1659 if (v4l2_match_dv_timings(&state->timings, timings, 0, false)) {
1660 v4l2_dbg(1, debug, sd, "%s: no change\n", __func__);
1661 return 0;
1662 }
1663
1664 bt = &timings->bt;
1665
1666 if (!v4l2_valid_dv_timings(timings, adv7842_get_dv_timings_cap(sd),
1667 adv7842_check_dv_timings, NULL))
1668 return -ERANGE;
1669
1670 adv7842_fill_optional_dv_timings_fields(sd, timings);
1671
1672 state->timings = *timings;
1673
1674 cp_write(sd, 0x91, bt->interlaced ? 0x40 : 0x00);
1675
1676 /* Use prim_mode and vid_std when available */
1677 err = configure_predefined_video_timings(sd, timings);
1678 if (err) {
1679 /* custom settings when the video format
1680 does not have prim_mode/vid_std */
1681 configure_custom_video_timings(sd, bt);
1682 }
1683
1684 set_rgb_quantization_range(sd);
1685
1686
1687 if (debug > 1)
1688 v4l2_print_dv_timings(sd->name, "adv7842_s_dv_timings: ",
1689 timings, true);
1690 return 0;
1691 }
1692
adv7842_g_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1693 static int adv7842_g_dv_timings(struct v4l2_subdev *sd,
1694 struct v4l2_dv_timings *timings)
1695 {
1696 struct adv7842_state *state = to_state(sd);
1697
1698 if (state->mode == ADV7842_MODE_SDP)
1699 return -ENODATA;
1700 *timings = state->timings;
1701 return 0;
1702 }
1703
enable_input(struct v4l2_subdev * sd)1704 static void enable_input(struct v4l2_subdev *sd)
1705 {
1706 struct adv7842_state *state = to_state(sd);
1707
1708 set_rgb_quantization_range(sd);
1709 switch (state->mode) {
1710 case ADV7842_MODE_SDP:
1711 case ADV7842_MODE_COMP:
1712 case ADV7842_MODE_RGB:
1713 io_write(sd, 0x15, 0xb0); /* Disable Tristate of Pins (no audio) */
1714 break;
1715 case ADV7842_MODE_HDMI:
1716 hdmi_write(sd, 0x01, 0x00); /* Enable HDMI clock terminators */
1717 io_write(sd, 0x15, 0xa0); /* Disable Tristate of Pins */
1718 hdmi_write_and_or(sd, 0x1a, 0xef, 0x00); /* Unmute audio */
1719 break;
1720 default:
1721 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1722 __func__, state->mode);
1723 break;
1724 }
1725 }
1726
disable_input(struct v4l2_subdev * sd)1727 static void disable_input(struct v4l2_subdev *sd)
1728 {
1729 hdmi_write_and_or(sd, 0x1a, 0xef, 0x10); /* Mute audio [REF_01, c. 2.2.2] */
1730 msleep(16); /* 512 samples with >= 32 kHz sample rate [REF_03, c. 8.29] */
1731 io_write(sd, 0x15, 0xbe); /* Tristate all outputs from video core */
1732 hdmi_write(sd, 0x01, 0x78); /* Disable HDMI clock terminators */
1733 }
1734
sdp_csc_coeff(struct v4l2_subdev * sd,const struct adv7842_sdp_csc_coeff * c)1735 static void sdp_csc_coeff(struct v4l2_subdev *sd,
1736 const struct adv7842_sdp_csc_coeff *c)
1737 {
1738 /* csc auto/manual */
1739 sdp_io_write_and_or(sd, 0xe0, 0xbf, c->manual ? 0x00 : 0x40);
1740
1741 if (!c->manual)
1742 return;
1743
1744 /* csc scaling */
1745 sdp_io_write_and_or(sd, 0xe0, 0x7f, c->scaling == 2 ? 0x80 : 0x00);
1746
1747 /* A coeff */
1748 sdp_io_write_and_or(sd, 0xe0, 0xe0, c->A1 >> 8);
1749 sdp_io_write(sd, 0xe1, c->A1);
1750 sdp_io_write_and_or(sd, 0xe2, 0xe0, c->A2 >> 8);
1751 sdp_io_write(sd, 0xe3, c->A2);
1752 sdp_io_write_and_or(sd, 0xe4, 0xe0, c->A3 >> 8);
1753 sdp_io_write(sd, 0xe5, c->A3);
1754
1755 /* A scale */
1756 sdp_io_write_and_or(sd, 0xe6, 0x80, c->A4 >> 8);
1757 sdp_io_write(sd, 0xe7, c->A4);
1758
1759 /* B coeff */
1760 sdp_io_write_and_or(sd, 0xe8, 0xe0, c->B1 >> 8);
1761 sdp_io_write(sd, 0xe9, c->B1);
1762 sdp_io_write_and_or(sd, 0xea, 0xe0, c->B2 >> 8);
1763 sdp_io_write(sd, 0xeb, c->B2);
1764 sdp_io_write_and_or(sd, 0xec, 0xe0, c->B3 >> 8);
1765 sdp_io_write(sd, 0xed, c->B3);
1766
1767 /* B scale */
1768 sdp_io_write_and_or(sd, 0xee, 0x80, c->B4 >> 8);
1769 sdp_io_write(sd, 0xef, c->B4);
1770
1771 /* C coeff */
1772 sdp_io_write_and_or(sd, 0xf0, 0xe0, c->C1 >> 8);
1773 sdp_io_write(sd, 0xf1, c->C1);
1774 sdp_io_write_and_or(sd, 0xf2, 0xe0, c->C2 >> 8);
1775 sdp_io_write(sd, 0xf3, c->C2);
1776 sdp_io_write_and_or(sd, 0xf4, 0xe0, c->C3 >> 8);
1777 sdp_io_write(sd, 0xf5, c->C3);
1778
1779 /* C scale */
1780 sdp_io_write_and_or(sd, 0xf6, 0x80, c->C4 >> 8);
1781 sdp_io_write(sd, 0xf7, c->C4);
1782 }
1783
select_input(struct v4l2_subdev * sd,enum adv7842_vid_std_select vid_std_select)1784 static void select_input(struct v4l2_subdev *sd,
1785 enum adv7842_vid_std_select vid_std_select)
1786 {
1787 struct adv7842_state *state = to_state(sd);
1788
1789 switch (state->mode) {
1790 case ADV7842_MODE_SDP:
1791 io_write(sd, 0x00, vid_std_select); /* video std: CVBS or YC mode */
1792 io_write(sd, 0x01, 0); /* prim mode */
1793 /* enable embedded syncs for auto graphics mode */
1794 cp_write_and_or(sd, 0x81, 0xef, 0x10);
1795
1796 afe_write(sd, 0x00, 0x00); /* power up ADC */
1797 afe_write(sd, 0xc8, 0x00); /* phase control */
1798
1799 io_write(sd, 0xdd, 0x90); /* Manual 2x output clock */
1800 /* script says register 0xde, which don't exist in manual */
1801
1802 /* Manual analog input muxing mode, CVBS (6.4)*/
1803 afe_write_and_or(sd, 0x02, 0x7f, 0x80);
1804 if (vid_std_select == ADV7842_SDP_VID_STD_CVBS_SD_4x1) {
1805 afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/
1806 afe_write(sd, 0x04, 0x00); /* ADC2 N/C,ADC3 N/C*/
1807 } else {
1808 afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/
1809 afe_write(sd, 0x04, 0xc0); /* ADC2 to AIN12, ADC3 N/C*/
1810 }
1811 afe_write(sd, 0x0c, 0x1f); /* ADI recommend write */
1812 afe_write(sd, 0x12, 0x63); /* ADI recommend write */
1813
1814 sdp_io_write(sd, 0xb2, 0x60); /* Disable AV codes */
1815 sdp_io_write(sd, 0xc8, 0xe3); /* Disable Ancillary data */
1816
1817 /* SDP recommended settings */
1818 sdp_write(sd, 0x00, 0x3F); /* Autodetect PAL NTSC (not SECAM) */
1819 sdp_write(sd, 0x01, 0x00); /* Pedestal Off */
1820
1821 sdp_write(sd, 0x03, 0xE4); /* Manual VCR Gain Luma 0x40B */
1822 sdp_write(sd, 0x04, 0x0B); /* Manual Luma setting */
1823 sdp_write(sd, 0x05, 0xC3); /* Manual Chroma setting 0x3FE */
1824 sdp_write(sd, 0x06, 0xFE); /* Manual Chroma setting */
1825 sdp_write(sd, 0x12, 0x0D); /* Frame TBC,I_P, 3D comb enabled */
1826 sdp_write(sd, 0xA7, 0x00); /* ADI Recommended Write */
1827 sdp_io_write(sd, 0xB0, 0x00); /* Disable H and v blanking */
1828
1829 /* deinterlacer enabled and 3D comb */
1830 sdp_write_and_or(sd, 0x12, 0xf6, 0x09);
1831
1832 break;
1833
1834 case ADV7842_MODE_COMP:
1835 case ADV7842_MODE_RGB:
1836 /* Automatic analog input muxing mode */
1837 afe_write_and_or(sd, 0x02, 0x7f, 0x00);
1838 /* set mode and select free run resolution */
1839 io_write(sd, 0x00, vid_std_select); /* video std */
1840 io_write(sd, 0x01, 0x02); /* prim mode */
1841 cp_write_and_or(sd, 0x81, 0xef, 0x10); /* enable embedded syncs
1842 for auto graphics mode */
1843
1844 afe_write(sd, 0x00, 0x00); /* power up ADC */
1845 afe_write(sd, 0xc8, 0x00); /* phase control */
1846 if (state->mode == ADV7842_MODE_COMP) {
1847 /* force to YCrCb */
1848 io_write_and_or(sd, 0x02, 0x0f, 0x60);
1849 } else {
1850 /* force to RGB */
1851 io_write_and_or(sd, 0x02, 0x0f, 0x10);
1852 }
1853
1854 /* set ADI recommended settings for digitizer */
1855 /* "ADV7842 Register Settings Recommendations
1856 * (rev. 1.8, November 2010)" p. 9. */
1857 afe_write(sd, 0x0c, 0x1f); /* ADC Range improvement */
1858 afe_write(sd, 0x12, 0x63); /* ADC Range improvement */
1859
1860 /* set to default gain for RGB */
1861 cp_write(sd, 0x73, 0x10);
1862 cp_write(sd, 0x74, 0x04);
1863 cp_write(sd, 0x75, 0x01);
1864 cp_write(sd, 0x76, 0x00);
1865
1866 cp_write(sd, 0x3e, 0x04); /* CP core pre-gain control */
1867 cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */
1868 cp_write(sd, 0x40, 0x5c); /* CP core pre-gain control. Graphics mode */
1869 break;
1870
1871 case ADV7842_MODE_HDMI:
1872 /* Automatic analog input muxing mode */
1873 afe_write_and_or(sd, 0x02, 0x7f, 0x00);
1874 /* set mode and select free run resolution */
1875 if (state->hdmi_port_a)
1876 hdmi_write(sd, 0x00, 0x02); /* select port A */
1877 else
1878 hdmi_write(sd, 0x00, 0x03); /* select port B */
1879 io_write(sd, 0x00, vid_std_select); /* video std */
1880 io_write(sd, 0x01, 5); /* prim mode */
1881 cp_write_and_or(sd, 0x81, 0xef, 0x00); /* disable embedded syncs
1882 for auto graphics mode */
1883
1884 /* set ADI recommended settings for HDMI: */
1885 /* "ADV7842 Register Settings Recommendations
1886 * (rev. 1.8, November 2010)" p. 3. */
1887 hdmi_write(sd, 0xc0, 0x00);
1888 hdmi_write(sd, 0x0d, 0x34); /* ADI recommended write */
1889 hdmi_write(sd, 0x3d, 0x10); /* ADI recommended write */
1890 hdmi_write(sd, 0x44, 0x85); /* TMDS PLL optimization */
1891 hdmi_write(sd, 0x46, 0x1f); /* ADI recommended write */
1892 hdmi_write(sd, 0x57, 0xb6); /* TMDS PLL optimization */
1893 hdmi_write(sd, 0x58, 0x03); /* TMDS PLL optimization */
1894 hdmi_write(sd, 0x60, 0x88); /* TMDS PLL optimization */
1895 hdmi_write(sd, 0x61, 0x88); /* TMDS PLL optimization */
1896 hdmi_write(sd, 0x6c, 0x18); /* Disable ISRC clearing bit,
1897 Improve robustness */
1898 hdmi_write(sd, 0x75, 0x10); /* DDC drive strength */
1899 hdmi_write(sd, 0x85, 0x1f); /* equaliser */
1900 hdmi_write(sd, 0x87, 0x70); /* ADI recommended write */
1901 hdmi_write(sd, 0x89, 0x04); /* equaliser */
1902 hdmi_write(sd, 0x8a, 0x1e); /* equaliser */
1903 hdmi_write(sd, 0x93, 0x04); /* equaliser */
1904 hdmi_write(sd, 0x94, 0x1e); /* equaliser */
1905 hdmi_write(sd, 0x99, 0xa1); /* ADI recommended write */
1906 hdmi_write(sd, 0x9b, 0x09); /* ADI recommended write */
1907 hdmi_write(sd, 0x9d, 0x02); /* equaliser */
1908
1909 afe_write(sd, 0x00, 0xff); /* power down ADC */
1910 afe_write(sd, 0xc8, 0x40); /* phase control */
1911
1912 /* set to default gain for HDMI */
1913 cp_write(sd, 0x73, 0x10);
1914 cp_write(sd, 0x74, 0x04);
1915 cp_write(sd, 0x75, 0x01);
1916 cp_write(sd, 0x76, 0x00);
1917
1918 /* reset ADI recommended settings for digitizer */
1919 /* "ADV7842 Register Settings Recommendations
1920 * (rev. 2.5, June 2010)" p. 17. */
1921 afe_write(sd, 0x12, 0xfb); /* ADC noise shaping filter controls */
1922 afe_write(sd, 0x0c, 0x0d); /* CP core gain controls */
1923 cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */
1924
1925 /* CP coast control */
1926 cp_write(sd, 0xc3, 0x33); /* Component mode */
1927
1928 /* color space conversion, autodetect color space */
1929 io_write_and_or(sd, 0x02, 0x0f, 0xf0);
1930 break;
1931
1932 default:
1933 v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1934 __func__, state->mode);
1935 break;
1936 }
1937 }
1938
adv7842_s_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)1939 static int adv7842_s_routing(struct v4l2_subdev *sd,
1940 u32 input, u32 output, u32 config)
1941 {
1942 struct adv7842_state *state = to_state(sd);
1943
1944 v4l2_dbg(2, debug, sd, "%s: input %d\n", __func__, input);
1945
1946 switch (input) {
1947 case ADV7842_SELECT_HDMI_PORT_A:
1948 state->mode = ADV7842_MODE_HDMI;
1949 state->vid_std_select = ADV7842_HDMI_COMP_VID_STD_HD_1250P;
1950 state->hdmi_port_a = true;
1951 break;
1952 case ADV7842_SELECT_HDMI_PORT_B:
1953 state->mode = ADV7842_MODE_HDMI;
1954 state->vid_std_select = ADV7842_HDMI_COMP_VID_STD_HD_1250P;
1955 state->hdmi_port_a = false;
1956 break;
1957 case ADV7842_SELECT_VGA_COMP:
1958 state->mode = ADV7842_MODE_COMP;
1959 state->vid_std_select = ADV7842_RGB_VID_STD_AUTO_GRAPH_MODE;
1960 break;
1961 case ADV7842_SELECT_VGA_RGB:
1962 state->mode = ADV7842_MODE_RGB;
1963 state->vid_std_select = ADV7842_RGB_VID_STD_AUTO_GRAPH_MODE;
1964 break;
1965 case ADV7842_SELECT_SDP_CVBS:
1966 state->mode = ADV7842_MODE_SDP;
1967 state->vid_std_select = ADV7842_SDP_VID_STD_CVBS_SD_4x1;
1968 break;
1969 case ADV7842_SELECT_SDP_YC:
1970 state->mode = ADV7842_MODE_SDP;
1971 state->vid_std_select = ADV7842_SDP_VID_STD_YC_SD4_x1;
1972 break;
1973 default:
1974 return -EINVAL;
1975 }
1976
1977 disable_input(sd);
1978 select_input(sd, state->vid_std_select);
1979 enable_input(sd);
1980
1981 v4l2_subdev_notify_event(sd, &adv7842_ev_fmt);
1982
1983 return 0;
1984 }
1985
adv7842_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_mbus_code_enum * code)1986 static int adv7842_enum_mbus_code(struct v4l2_subdev *sd,
1987 struct v4l2_subdev_pad_config *cfg,
1988 struct v4l2_subdev_mbus_code_enum *code)
1989 {
1990 if (code->index >= ARRAY_SIZE(adv7842_formats))
1991 return -EINVAL;
1992 code->code = adv7842_formats[code->index].code;
1993 return 0;
1994 }
1995
adv7842_fill_format(struct adv7842_state * state,struct v4l2_mbus_framefmt * format)1996 static void adv7842_fill_format(struct adv7842_state *state,
1997 struct v4l2_mbus_framefmt *format)
1998 {
1999 memset(format, 0, sizeof(*format));
2000
2001 format->width = state->timings.bt.width;
2002 format->height = state->timings.bt.height;
2003 format->field = V4L2_FIELD_NONE;
2004 format->colorspace = V4L2_COLORSPACE_SRGB;
2005
2006 if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO)
2007 format->colorspace = (state->timings.bt.height <= 576) ?
2008 V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709;
2009 }
2010
2011 /*
2012 * Compute the op_ch_sel value required to obtain on the bus the component order
2013 * corresponding to the selected format taking into account bus reordering
2014 * applied by the board at the output of the device.
2015 *
2016 * The following table gives the op_ch_value from the format component order
2017 * (expressed as op_ch_sel value in column) and the bus reordering (expressed as
2018 * adv7842_bus_order value in row).
2019 *
2020 * | GBR(0) GRB(1) BGR(2) RGB(3) BRG(4) RBG(5)
2021 * ----------+-------------------------------------------------
2022 * RGB (NOP) | GBR GRB BGR RGB BRG RBG
2023 * GRB (1-2) | BGR RGB GBR GRB RBG BRG
2024 * RBG (2-3) | GRB GBR BRG RBG BGR RGB
2025 * BGR (1-3) | RBG BRG RGB BGR GRB GBR
2026 * BRG (ROR) | BRG RBG GRB GBR RGB BGR
2027 * GBR (ROL) | RGB BGR RBG BRG GBR GRB
2028 */
adv7842_op_ch_sel(struct adv7842_state * state)2029 static unsigned int adv7842_op_ch_sel(struct adv7842_state *state)
2030 {
2031 #define _SEL(a, b, c, d, e, f) { \
2032 ADV7842_OP_CH_SEL_##a, ADV7842_OP_CH_SEL_##b, ADV7842_OP_CH_SEL_##c, \
2033 ADV7842_OP_CH_SEL_##d, ADV7842_OP_CH_SEL_##e, ADV7842_OP_CH_SEL_##f }
2034 #define _BUS(x) [ADV7842_BUS_ORDER_##x]
2035
2036 static const unsigned int op_ch_sel[6][6] = {
2037 _BUS(RGB) /* NOP */ = _SEL(GBR, GRB, BGR, RGB, BRG, RBG),
2038 _BUS(GRB) /* 1-2 */ = _SEL(BGR, RGB, GBR, GRB, RBG, BRG),
2039 _BUS(RBG) /* 2-3 */ = _SEL(GRB, GBR, BRG, RBG, BGR, RGB),
2040 _BUS(BGR) /* 1-3 */ = _SEL(RBG, BRG, RGB, BGR, GRB, GBR),
2041 _BUS(BRG) /* ROR */ = _SEL(BRG, RBG, GRB, GBR, RGB, BGR),
2042 _BUS(GBR) /* ROL */ = _SEL(RGB, BGR, RBG, BRG, GBR, GRB),
2043 };
2044
2045 return op_ch_sel[state->pdata.bus_order][state->format->op_ch_sel >> 5];
2046 }
2047
adv7842_setup_format(struct adv7842_state * state)2048 static void adv7842_setup_format(struct adv7842_state *state)
2049 {
2050 struct v4l2_subdev *sd = &state->sd;
2051
2052 io_write_clr_set(sd, 0x02, 0x02,
2053 state->format->rgb_out ? ADV7842_RGB_OUT : 0);
2054 io_write(sd, 0x03, state->format->op_format_sel |
2055 state->pdata.op_format_mode_sel);
2056 io_write_clr_set(sd, 0x04, 0xe0, adv7842_op_ch_sel(state));
2057 io_write_clr_set(sd, 0x05, 0x01,
2058 state->format->swap_cb_cr ? ADV7842_OP_SWAP_CB_CR : 0);
2059 set_rgb_quantization_range(sd);
2060 }
2061
adv7842_get_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)2062 static int adv7842_get_format(struct v4l2_subdev *sd,
2063 struct v4l2_subdev_pad_config *cfg,
2064 struct v4l2_subdev_format *format)
2065 {
2066 struct adv7842_state *state = to_state(sd);
2067
2068 if (format->pad != ADV7842_PAD_SOURCE)
2069 return -EINVAL;
2070
2071 if (state->mode == ADV7842_MODE_SDP) {
2072 /* SPD block */
2073 if (!(sdp_read(sd, 0x5a) & 0x01))
2074 return -EINVAL;
2075 format->format.code = MEDIA_BUS_FMT_YUYV8_2X8;
2076 format->format.width = 720;
2077 /* valid signal */
2078 if (state->norm & V4L2_STD_525_60)
2079 format->format.height = 480;
2080 else
2081 format->format.height = 576;
2082 format->format.colorspace = V4L2_COLORSPACE_SMPTE170M;
2083 return 0;
2084 }
2085
2086 adv7842_fill_format(state, &format->format);
2087
2088 if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
2089 struct v4l2_mbus_framefmt *fmt;
2090
2091 fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
2092 format->format.code = fmt->code;
2093 } else {
2094 format->format.code = state->format->code;
2095 }
2096
2097 return 0;
2098 }
2099
adv7842_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_pad_config * cfg,struct v4l2_subdev_format * format)2100 static int adv7842_set_format(struct v4l2_subdev *sd,
2101 struct v4l2_subdev_pad_config *cfg,
2102 struct v4l2_subdev_format *format)
2103 {
2104 struct adv7842_state *state = to_state(sd);
2105 const struct adv7842_format_info *info;
2106
2107 if (format->pad != ADV7842_PAD_SOURCE)
2108 return -EINVAL;
2109
2110 if (state->mode == ADV7842_MODE_SDP)
2111 return adv7842_get_format(sd, cfg, format);
2112
2113 info = adv7842_format_info(state, format->format.code);
2114 if (info == NULL)
2115 info = adv7842_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
2116
2117 adv7842_fill_format(state, &format->format);
2118 format->format.code = info->code;
2119
2120 if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
2121 struct v4l2_mbus_framefmt *fmt;
2122
2123 fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
2124 fmt->code = format->format.code;
2125 } else {
2126 state->format = info;
2127 adv7842_setup_format(state);
2128 }
2129
2130 return 0;
2131 }
2132
adv7842_irq_enable(struct v4l2_subdev * sd,bool enable)2133 static void adv7842_irq_enable(struct v4l2_subdev *sd, bool enable)
2134 {
2135 if (enable) {
2136 /* Enable SSPD, STDI and CP locked/unlocked interrupts */
2137 io_write(sd, 0x46, 0x9c);
2138 /* ESDP_50HZ_DET interrupt */
2139 io_write(sd, 0x5a, 0x10);
2140 /* Enable CABLE_DET_A/B_ST (+5v) interrupt */
2141 io_write(sd, 0x73, 0x03);
2142 /* Enable V_LOCKED and DE_REGEN_LCK interrupts */
2143 io_write(sd, 0x78, 0x03);
2144 /* Enable SDP Standard Detection Change and SDP Video Detected */
2145 io_write(sd, 0xa0, 0x09);
2146 /* Enable HDMI_MODE interrupt */
2147 io_write(sd, 0x69, 0x08);
2148 } else {
2149 io_write(sd, 0x46, 0x0);
2150 io_write(sd, 0x5a, 0x0);
2151 io_write(sd, 0x73, 0x0);
2152 io_write(sd, 0x78, 0x0);
2153 io_write(sd, 0xa0, 0x0);
2154 io_write(sd, 0x69, 0x0);
2155 }
2156 }
2157
2158 #if IS_ENABLED(CONFIG_VIDEO_ADV7842_CEC)
adv7842_cec_tx_raw_status(struct v4l2_subdev * sd,u8 tx_raw_status)2159 static void adv7842_cec_tx_raw_status(struct v4l2_subdev *sd, u8 tx_raw_status)
2160 {
2161 struct adv7842_state *state = to_state(sd);
2162
2163 if ((cec_read(sd, 0x11) & 0x01) == 0) {
2164 v4l2_dbg(1, debug, sd, "%s: tx raw: tx disabled\n", __func__);
2165 return;
2166 }
2167
2168 if (tx_raw_status & 0x02) {
2169 v4l2_dbg(1, debug, sd, "%s: tx raw: arbitration lost\n",
2170 __func__);
2171 cec_transmit_done(state->cec_adap, CEC_TX_STATUS_ARB_LOST,
2172 1, 0, 0, 0);
2173 return;
2174 }
2175 if (tx_raw_status & 0x04) {
2176 u8 status;
2177 u8 nack_cnt;
2178 u8 low_drive_cnt;
2179
2180 v4l2_dbg(1, debug, sd, "%s: tx raw: retry failed\n", __func__);
2181 /*
2182 * We set this status bit since this hardware performs
2183 * retransmissions.
2184 */
2185 status = CEC_TX_STATUS_MAX_RETRIES;
2186 nack_cnt = cec_read(sd, 0x14) & 0xf;
2187 if (nack_cnt)
2188 status |= CEC_TX_STATUS_NACK;
2189 low_drive_cnt = cec_read(sd, 0x14) >> 4;
2190 if (low_drive_cnt)
2191 status |= CEC_TX_STATUS_LOW_DRIVE;
2192 cec_transmit_done(state->cec_adap, status,
2193 0, nack_cnt, low_drive_cnt, 0);
2194 return;
2195 }
2196 if (tx_raw_status & 0x01) {
2197 v4l2_dbg(1, debug, sd, "%s: tx raw: ready ok\n", __func__);
2198 cec_transmit_done(state->cec_adap, CEC_TX_STATUS_OK, 0, 0, 0, 0);
2199 return;
2200 }
2201 }
2202
adv7842_cec_isr(struct v4l2_subdev * sd,bool * handled)2203 static void adv7842_cec_isr(struct v4l2_subdev *sd, bool *handled)
2204 {
2205 u8 cec_irq;
2206
2207 /* cec controller */
2208 cec_irq = io_read(sd, 0x93) & 0x0f;
2209 if (!cec_irq)
2210 return;
2211
2212 v4l2_dbg(1, debug, sd, "%s: cec: irq 0x%x\n", __func__, cec_irq);
2213 adv7842_cec_tx_raw_status(sd, cec_irq);
2214 if (cec_irq & 0x08) {
2215 struct adv7842_state *state = to_state(sd);
2216 struct cec_msg msg;
2217
2218 msg.len = cec_read(sd, 0x25) & 0x1f;
2219 if (msg.len > 16)
2220 msg.len = 16;
2221
2222 if (msg.len) {
2223 u8 i;
2224
2225 for (i = 0; i < msg.len; i++)
2226 msg.msg[i] = cec_read(sd, i + 0x15);
2227 cec_write(sd, 0x26, 0x01); /* re-enable rx */
2228 cec_received_msg(state->cec_adap, &msg);
2229 }
2230 }
2231
2232 io_write(sd, 0x94, cec_irq);
2233
2234 if (handled)
2235 *handled = true;
2236 }
2237
adv7842_cec_adap_enable(struct cec_adapter * adap,bool enable)2238 static int adv7842_cec_adap_enable(struct cec_adapter *adap, bool enable)
2239 {
2240 struct adv7842_state *state = cec_get_drvdata(adap);
2241 struct v4l2_subdev *sd = &state->sd;
2242
2243 if (!state->cec_enabled_adap && enable) {
2244 cec_write_clr_set(sd, 0x2a, 0x01, 0x01); /* power up cec */
2245 cec_write(sd, 0x2c, 0x01); /* cec soft reset */
2246 cec_write_clr_set(sd, 0x11, 0x01, 0); /* initially disable tx */
2247 /* enabled irqs: */
2248 /* tx: ready */
2249 /* tx: arbitration lost */
2250 /* tx: retry timeout */
2251 /* rx: ready */
2252 io_write_clr_set(sd, 0x96, 0x0f, 0x0f);
2253 cec_write(sd, 0x26, 0x01); /* enable rx */
2254 } else if (state->cec_enabled_adap && !enable) {
2255 /* disable cec interrupts */
2256 io_write_clr_set(sd, 0x96, 0x0f, 0x00);
2257 /* disable address mask 1-3 */
2258 cec_write_clr_set(sd, 0x27, 0x70, 0x00);
2259 /* power down cec section */
2260 cec_write_clr_set(sd, 0x2a, 0x01, 0x00);
2261 state->cec_valid_addrs = 0;
2262 }
2263 state->cec_enabled_adap = enable;
2264 return 0;
2265 }
2266
adv7842_cec_adap_log_addr(struct cec_adapter * adap,u8 addr)2267 static int adv7842_cec_adap_log_addr(struct cec_adapter *adap, u8 addr)
2268 {
2269 struct adv7842_state *state = cec_get_drvdata(adap);
2270 struct v4l2_subdev *sd = &state->sd;
2271 unsigned int i, free_idx = ADV7842_MAX_ADDRS;
2272
2273 if (!state->cec_enabled_adap)
2274 return addr == CEC_LOG_ADDR_INVALID ? 0 : -EIO;
2275
2276 if (addr == CEC_LOG_ADDR_INVALID) {
2277 cec_write_clr_set(sd, 0x27, 0x70, 0);
2278 state->cec_valid_addrs = 0;
2279 return 0;
2280 }
2281
2282 for (i = 0; i < ADV7842_MAX_ADDRS; i++) {
2283 bool is_valid = state->cec_valid_addrs & (1 << i);
2284
2285 if (free_idx == ADV7842_MAX_ADDRS && !is_valid)
2286 free_idx = i;
2287 if (is_valid && state->cec_addr[i] == addr)
2288 return 0;
2289 }
2290 if (i == ADV7842_MAX_ADDRS) {
2291 i = free_idx;
2292 if (i == ADV7842_MAX_ADDRS)
2293 return -ENXIO;
2294 }
2295 state->cec_addr[i] = addr;
2296 state->cec_valid_addrs |= 1 << i;
2297
2298 switch (i) {
2299 case 0:
2300 /* enable address mask 0 */
2301 cec_write_clr_set(sd, 0x27, 0x10, 0x10);
2302 /* set address for mask 0 */
2303 cec_write_clr_set(sd, 0x28, 0x0f, addr);
2304 break;
2305 case 1:
2306 /* enable address mask 1 */
2307 cec_write_clr_set(sd, 0x27, 0x20, 0x20);
2308 /* set address for mask 1 */
2309 cec_write_clr_set(sd, 0x28, 0xf0, addr << 4);
2310 break;
2311 case 2:
2312 /* enable address mask 2 */
2313 cec_write_clr_set(sd, 0x27, 0x40, 0x40);
2314 /* set address for mask 1 */
2315 cec_write_clr_set(sd, 0x29, 0x0f, addr);
2316 break;
2317 }
2318 return 0;
2319 }
2320
adv7842_cec_adap_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)2321 static int adv7842_cec_adap_transmit(struct cec_adapter *adap, u8 attempts,
2322 u32 signal_free_time, struct cec_msg *msg)
2323 {
2324 struct adv7842_state *state = cec_get_drvdata(adap);
2325 struct v4l2_subdev *sd = &state->sd;
2326 u8 len = msg->len;
2327 unsigned int i;
2328
2329 /*
2330 * The number of retries is the number of attempts - 1, but retry
2331 * at least once. It's not clear if a value of 0 is allowed, so
2332 * let's do at least one retry.
2333 */
2334 cec_write_clr_set(sd, 0x12, 0x70, max(1, attempts - 1) << 4);
2335
2336 if (len > 16) {
2337 v4l2_err(sd, "%s: len exceeded 16 (%d)\n", __func__, len);
2338 return -EINVAL;
2339 }
2340
2341 /* write data */
2342 for (i = 0; i < len; i++)
2343 cec_write(sd, i, msg->msg[i]);
2344
2345 /* set length (data + header) */
2346 cec_write(sd, 0x10, len);
2347 /* start transmit, enable tx */
2348 cec_write(sd, 0x11, 0x01);
2349 return 0;
2350 }
2351
2352 static const struct cec_adap_ops adv7842_cec_adap_ops = {
2353 .adap_enable = adv7842_cec_adap_enable,
2354 .adap_log_addr = adv7842_cec_adap_log_addr,
2355 .adap_transmit = adv7842_cec_adap_transmit,
2356 };
2357 #endif
2358
adv7842_isr(struct v4l2_subdev * sd,u32 status,bool * handled)2359 static int adv7842_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
2360 {
2361 struct adv7842_state *state = to_state(sd);
2362 u8 fmt_change_cp, fmt_change_digital, fmt_change_sdp;
2363 u8 irq_status[6];
2364
2365 adv7842_irq_enable(sd, false);
2366
2367 /* read status */
2368 irq_status[0] = io_read(sd, 0x43);
2369 irq_status[1] = io_read(sd, 0x57);
2370 irq_status[2] = io_read(sd, 0x70);
2371 irq_status[3] = io_read(sd, 0x75);
2372 irq_status[4] = io_read(sd, 0x9d);
2373 irq_status[5] = io_read(sd, 0x66);
2374
2375 /* and clear */
2376 if (irq_status[0])
2377 io_write(sd, 0x44, irq_status[0]);
2378 if (irq_status[1])
2379 io_write(sd, 0x58, irq_status[1]);
2380 if (irq_status[2])
2381 io_write(sd, 0x71, irq_status[2]);
2382 if (irq_status[3])
2383 io_write(sd, 0x76, irq_status[3]);
2384 if (irq_status[4])
2385 io_write(sd, 0x9e, irq_status[4]);
2386 if (irq_status[5])
2387 io_write(sd, 0x67, irq_status[5]);
2388
2389 adv7842_irq_enable(sd, true);
2390
2391 v4l2_dbg(1, debug, sd, "%s: irq %x, %x, %x, %x, %x, %x\n", __func__,
2392 irq_status[0], irq_status[1], irq_status[2],
2393 irq_status[3], irq_status[4], irq_status[5]);
2394
2395 /* format change CP */
2396 fmt_change_cp = irq_status[0] & 0x9c;
2397
2398 /* format change SDP */
2399 if (state->mode == ADV7842_MODE_SDP)
2400 fmt_change_sdp = (irq_status[1] & 0x30) | (irq_status[4] & 0x09);
2401 else
2402 fmt_change_sdp = 0;
2403
2404 /* digital format CP */
2405 if (is_digital_input(sd))
2406 fmt_change_digital = irq_status[3] & 0x03;
2407 else
2408 fmt_change_digital = 0;
2409
2410 /* format change */
2411 if (fmt_change_cp || fmt_change_digital || fmt_change_sdp) {
2412 v4l2_dbg(1, debug, sd,
2413 "%s: fmt_change_cp = 0x%x, fmt_change_digital = 0x%x, fmt_change_sdp = 0x%x\n",
2414 __func__, fmt_change_cp, fmt_change_digital,
2415 fmt_change_sdp);
2416 v4l2_subdev_notify_event(sd, &adv7842_ev_fmt);
2417 if (handled)
2418 *handled = true;
2419 }
2420
2421 /* HDMI/DVI mode */
2422 if (irq_status[5] & 0x08) {
2423 v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__,
2424 (io_read(sd, 0x65) & 0x08) ? "HDMI" : "DVI");
2425 set_rgb_quantization_range(sd);
2426 if (handled)
2427 *handled = true;
2428 }
2429
2430 #if IS_ENABLED(CONFIG_VIDEO_ADV7842_CEC)
2431 /* cec */
2432 adv7842_cec_isr(sd, handled);
2433 #endif
2434
2435 /* tx 5v detect */
2436 if (irq_status[2] & 0x3) {
2437 v4l2_dbg(1, debug, sd, "%s: irq tx_5v\n", __func__);
2438 adv7842_s_detect_tx_5v_ctrl(sd);
2439 if (handled)
2440 *handled = true;
2441 }
2442 return 0;
2443 }
2444
adv7842_get_edid(struct v4l2_subdev * sd,struct v4l2_edid * edid)2445 static int adv7842_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
2446 {
2447 struct adv7842_state *state = to_state(sd);
2448 u8 *data = NULL;
2449
2450 memset(edid->reserved, 0, sizeof(edid->reserved));
2451
2452 switch (edid->pad) {
2453 case ADV7842_EDID_PORT_A:
2454 case ADV7842_EDID_PORT_B:
2455 if (state->hdmi_edid.present & (0x04 << edid->pad))
2456 data = state->hdmi_edid.edid;
2457 break;
2458 case ADV7842_EDID_PORT_VGA:
2459 if (state->vga_edid.present)
2460 data = state->vga_edid.edid;
2461 break;
2462 default:
2463 return -EINVAL;
2464 }
2465
2466 if (edid->start_block == 0 && edid->blocks == 0) {
2467 edid->blocks = data ? 2 : 0;
2468 return 0;
2469 }
2470
2471 if (!data)
2472 return -ENODATA;
2473
2474 if (edid->start_block >= 2)
2475 return -EINVAL;
2476
2477 if (edid->start_block + edid->blocks > 2)
2478 edid->blocks = 2 - edid->start_block;
2479
2480 memcpy(edid->edid, data + edid->start_block * 128, edid->blocks * 128);
2481
2482 return 0;
2483 }
2484
adv7842_set_edid(struct v4l2_subdev * sd,struct v4l2_edid * e)2485 static int adv7842_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *e)
2486 {
2487 struct adv7842_state *state = to_state(sd);
2488 int err = 0;
2489
2490 memset(e->reserved, 0, sizeof(e->reserved));
2491
2492 if (e->pad > ADV7842_EDID_PORT_VGA)
2493 return -EINVAL;
2494 if (e->start_block != 0)
2495 return -EINVAL;
2496 if (e->blocks > 2) {
2497 e->blocks = 2;
2498 return -E2BIG;
2499 }
2500
2501 /* todo, per edid */
2502 state->aspect_ratio = v4l2_calc_aspect_ratio(e->edid[0x15],
2503 e->edid[0x16]);
2504
2505 switch (e->pad) {
2506 case ADV7842_EDID_PORT_VGA:
2507 memset(&state->vga_edid.edid, 0, 256);
2508 state->vga_edid.present = e->blocks ? 0x1 : 0x0;
2509 memcpy(&state->vga_edid.edid, e->edid, 128 * e->blocks);
2510 err = edid_write_vga_segment(sd);
2511 break;
2512 case ADV7842_EDID_PORT_A:
2513 case ADV7842_EDID_PORT_B:
2514 memset(&state->hdmi_edid.edid, 0, 256);
2515 if (e->blocks) {
2516 state->hdmi_edid.present |= 0x04 << e->pad;
2517 } else {
2518 state->hdmi_edid.present &= ~(0x04 << e->pad);
2519 adv7842_s_detect_tx_5v_ctrl(sd);
2520 }
2521 memcpy(&state->hdmi_edid.edid, e->edid, 128 * e->blocks);
2522 err = edid_write_hdmi_segment(sd, e->pad);
2523 break;
2524 default:
2525 return -EINVAL;
2526 }
2527 if (err < 0)
2528 v4l2_err(sd, "error %d writing edid on port %d\n", err, e->pad);
2529 return err;
2530 }
2531
2532 struct adv7842_cfg_read_infoframe {
2533 const char *desc;
2534 u8 present_mask;
2535 u8 head_addr;
2536 u8 payload_addr;
2537 };
2538
log_infoframe(struct v4l2_subdev * sd,struct adv7842_cfg_read_infoframe * cri)2539 static void log_infoframe(struct v4l2_subdev *sd, struct adv7842_cfg_read_infoframe *cri)
2540 {
2541 int i;
2542 u8 buffer[32];
2543 union hdmi_infoframe frame;
2544 u8 len;
2545 struct i2c_client *client = v4l2_get_subdevdata(sd);
2546 struct device *dev = &client->dev;
2547
2548 if (!(io_read(sd, 0x60) & cri->present_mask)) {
2549 v4l2_info(sd, "%s infoframe not received\n", cri->desc);
2550 return;
2551 }
2552
2553 for (i = 0; i < 3; i++)
2554 buffer[i] = infoframe_read(sd, cri->head_addr + i);
2555
2556 len = buffer[2] + 1;
2557
2558 if (len + 3 > sizeof(buffer)) {
2559 v4l2_err(sd, "%s: invalid %s infoframe length %d\n", __func__, cri->desc, len);
2560 return;
2561 }
2562
2563 for (i = 0; i < len; i++)
2564 buffer[i + 3] = infoframe_read(sd, cri->payload_addr + i);
2565
2566 if (hdmi_infoframe_unpack(&frame, buffer) < 0) {
2567 v4l2_err(sd, "%s: unpack of %s infoframe failed\n", __func__, cri->desc);
2568 return;
2569 }
2570
2571 hdmi_infoframe_log(KERN_INFO, dev, &frame);
2572 }
2573
adv7842_log_infoframes(struct v4l2_subdev * sd)2574 static void adv7842_log_infoframes(struct v4l2_subdev *sd)
2575 {
2576 int i;
2577 struct adv7842_cfg_read_infoframe cri[] = {
2578 { "AVI", 0x01, 0xe0, 0x00 },
2579 { "Audio", 0x02, 0xe3, 0x1c },
2580 { "SDP", 0x04, 0xe6, 0x2a },
2581 { "Vendor", 0x10, 0xec, 0x54 }
2582 };
2583
2584 if (!(hdmi_read(sd, 0x05) & 0x80)) {
2585 v4l2_info(sd, "receive DVI-D signal, no infoframes\n");
2586 return;
2587 }
2588
2589 for (i = 0; i < ARRAY_SIZE(cri); i++)
2590 log_infoframe(sd, &cri[i]);
2591 }
2592
2593 #if 0
2594 /* Let's keep it here for now, as it could be useful for debug */
2595 static const char * const prim_mode_txt[] = {
2596 "SDP",
2597 "Component",
2598 "Graphics",
2599 "Reserved",
2600 "CVBS & HDMI AUDIO",
2601 "HDMI-Comp",
2602 "HDMI-GR",
2603 "Reserved",
2604 "Reserved",
2605 "Reserved",
2606 "Reserved",
2607 "Reserved",
2608 "Reserved",
2609 "Reserved",
2610 "Reserved",
2611 "Reserved",
2612 };
2613 #endif
2614
adv7842_sdp_log_status(struct v4l2_subdev * sd)2615 static int adv7842_sdp_log_status(struct v4l2_subdev *sd)
2616 {
2617 /* SDP (Standard definition processor) block */
2618 u8 sdp_signal_detected = sdp_read(sd, 0x5A) & 0x01;
2619
2620 v4l2_info(sd, "Chip powered %s\n", no_power(sd) ? "off" : "on");
2621 v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x\n",
2622 io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f);
2623
2624 v4l2_info(sd, "SDP: free run: %s\n",
2625 (sdp_read(sd, 0x56) & 0x01) ? "on" : "off");
2626 v4l2_info(sd, "SDP: %s\n", sdp_signal_detected ?
2627 "valid SD/PR signal detected" : "invalid/no signal");
2628 if (sdp_signal_detected) {
2629 static const char * const sdp_std_txt[] = {
2630 "NTSC-M/J",
2631 "1?",
2632 "NTSC-443",
2633 "60HzSECAM",
2634 "PAL-M",
2635 "5?",
2636 "PAL-60",
2637 "7?", "8?", "9?", "a?", "b?",
2638 "PAL-CombN",
2639 "d?",
2640 "PAL-BGHID",
2641 "SECAM"
2642 };
2643 v4l2_info(sd, "SDP: standard %s\n",
2644 sdp_std_txt[sdp_read(sd, 0x52) & 0x0f]);
2645 v4l2_info(sd, "SDP: %s\n",
2646 (sdp_read(sd, 0x59) & 0x08) ? "50Hz" : "60Hz");
2647 v4l2_info(sd, "SDP: %s\n",
2648 (sdp_read(sd, 0x57) & 0x08) ? "Interlaced" : "Progressive");
2649 v4l2_info(sd, "SDP: deinterlacer %s\n",
2650 (sdp_read(sd, 0x12) & 0x08) ? "enabled" : "disabled");
2651 v4l2_info(sd, "SDP: csc %s mode\n",
2652 (sdp_io_read(sd, 0xe0) & 0x40) ? "auto" : "manual");
2653 }
2654 return 0;
2655 }
2656
adv7842_cp_log_status(struct v4l2_subdev * sd)2657 static int adv7842_cp_log_status(struct v4l2_subdev *sd)
2658 {
2659 /* CP block */
2660 struct adv7842_state *state = to_state(sd);
2661 struct v4l2_dv_timings timings;
2662 u8 reg_io_0x02 = io_read(sd, 0x02);
2663 u8 reg_io_0x21 = io_read(sd, 0x21);
2664 u8 reg_rep_0x77 = rep_read(sd, 0x77);
2665 u8 reg_rep_0x7d = rep_read(sd, 0x7d);
2666 bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01;
2667 bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01;
2668 bool audio_mute = io_read(sd, 0x65) & 0x40;
2669
2670 static const char * const csc_coeff_sel_rb[16] = {
2671 "bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB",
2672 "reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709",
2673 "reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709",
2674 "reserved", "reserved", "reserved", "reserved", "manual"
2675 };
2676 static const char * const input_color_space_txt[16] = {
2677 "RGB limited range (16-235)", "RGB full range (0-255)",
2678 "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
2679 "xvYCC Bt.601", "xvYCC Bt.709",
2680 "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2681 "invalid", "invalid", "invalid", "invalid", "invalid",
2682 "invalid", "invalid", "automatic"
2683 };
2684 static const char * const rgb_quantization_range_txt[] = {
2685 "Automatic",
2686 "RGB limited range (16-235)",
2687 "RGB full range (0-255)",
2688 };
2689 static const char * const deep_color_mode_txt[4] = {
2690 "8-bits per channel",
2691 "10-bits per channel",
2692 "12-bits per channel",
2693 "16-bits per channel (not supported)"
2694 };
2695
2696 v4l2_info(sd, "-----Chip status-----\n");
2697 v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on");
2698 v4l2_info(sd, "HDMI/DVI-D port selected: %s\n",
2699 state->hdmi_port_a ? "A" : "B");
2700 v4l2_info(sd, "EDID A %s, B %s\n",
2701 ((reg_rep_0x7d & 0x04) && (reg_rep_0x77 & 0x04)) ?
2702 "enabled" : "disabled",
2703 ((reg_rep_0x7d & 0x08) && (reg_rep_0x77 & 0x08)) ?
2704 "enabled" : "disabled");
2705 v4l2_info(sd, "HPD A %s, B %s\n",
2706 reg_io_0x21 & 0x02 ? "enabled" : "disabled",
2707 reg_io_0x21 & 0x01 ? "enabled" : "disabled");
2708 v4l2_info(sd, "CEC: %s\n", state->cec_enabled_adap ?
2709 "enabled" : "disabled");
2710 if (state->cec_enabled_adap) {
2711 int i;
2712
2713 for (i = 0; i < ADV7842_MAX_ADDRS; i++) {
2714 bool is_valid = state->cec_valid_addrs & (1 << i);
2715
2716 if (is_valid)
2717 v4l2_info(sd, "CEC Logical Address: 0x%x\n",
2718 state->cec_addr[i]);
2719 }
2720 }
2721
2722 v4l2_info(sd, "-----Signal status-----\n");
2723 if (state->hdmi_port_a) {
2724 v4l2_info(sd, "Cable detected (+5V power): %s\n",
2725 io_read(sd, 0x6f) & 0x02 ? "true" : "false");
2726 v4l2_info(sd, "TMDS signal detected: %s\n",
2727 (io_read(sd, 0x6a) & 0x02) ? "true" : "false");
2728 v4l2_info(sd, "TMDS signal locked: %s\n",
2729 (io_read(sd, 0x6a) & 0x20) ? "true" : "false");
2730 } else {
2731 v4l2_info(sd, "Cable detected (+5V power):%s\n",
2732 io_read(sd, 0x6f) & 0x01 ? "true" : "false");
2733 v4l2_info(sd, "TMDS signal detected: %s\n",
2734 (io_read(sd, 0x6a) & 0x01) ? "true" : "false");
2735 v4l2_info(sd, "TMDS signal locked: %s\n",
2736 (io_read(sd, 0x6a) & 0x10) ? "true" : "false");
2737 }
2738 v4l2_info(sd, "CP free run: %s\n",
2739 (!!(cp_read(sd, 0xff) & 0x10) ? "on" : "off"));
2740 v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n",
2741 io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f,
2742 (io_read(sd, 0x01) & 0x70) >> 4);
2743
2744 v4l2_info(sd, "-----Video Timings-----\n");
2745 if (no_cp_signal(sd)) {
2746 v4l2_info(sd, "STDI: not locked\n");
2747 } else {
2748 u32 bl = ((cp_read(sd, 0xb1) & 0x3f) << 8) | cp_read(sd, 0xb2);
2749 u32 lcf = ((cp_read(sd, 0xb3) & 0x7) << 8) | cp_read(sd, 0xb4);
2750 u32 lcvs = cp_read(sd, 0xb3) >> 3;
2751 u32 fcl = ((cp_read(sd, 0xb8) & 0x1f) << 8) | cp_read(sd, 0xb9);
2752 char hs_pol = ((cp_read(sd, 0xb5) & 0x10) ?
2753 ((cp_read(sd, 0xb5) & 0x08) ? '+' : '-') : 'x');
2754 char vs_pol = ((cp_read(sd, 0xb5) & 0x40) ?
2755 ((cp_read(sd, 0xb5) & 0x20) ? '+' : '-') : 'x');
2756 v4l2_info(sd,
2757 "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, fcl = %d, %s, %chsync, %cvsync\n",
2758 lcf, bl, lcvs, fcl,
2759 (cp_read(sd, 0xb1) & 0x40) ?
2760 "interlaced" : "progressive",
2761 hs_pol, vs_pol);
2762 }
2763 if (adv7842_query_dv_timings(sd, &timings))
2764 v4l2_info(sd, "No video detected\n");
2765 else
2766 v4l2_print_dv_timings(sd->name, "Detected format: ",
2767 &timings, true);
2768 v4l2_print_dv_timings(sd->name, "Configured format: ",
2769 &state->timings, true);
2770
2771 if (no_cp_signal(sd))
2772 return 0;
2773
2774 v4l2_info(sd, "-----Color space-----\n");
2775 v4l2_info(sd, "RGB quantization range ctrl: %s\n",
2776 rgb_quantization_range_txt[state->rgb_quantization_range]);
2777 v4l2_info(sd, "Input color space: %s\n",
2778 input_color_space_txt[reg_io_0x02 >> 4]);
2779 v4l2_info(sd, "Output color space: %s %s, alt-gamma %s\n",
2780 (reg_io_0x02 & 0x02) ? "RGB" : "YCbCr",
2781 (((reg_io_0x02 >> 2) & 0x01) ^ (reg_io_0x02 & 0x01)) ?
2782 "(16-235)" : "(0-255)",
2783 (reg_io_0x02 & 0x08) ? "enabled" : "disabled");
2784 v4l2_info(sd, "Color space conversion: %s\n",
2785 csc_coeff_sel_rb[cp_read(sd, 0xf4) >> 4]);
2786
2787 if (!is_digital_input(sd))
2788 return 0;
2789
2790 v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
2791 v4l2_info(sd, "HDCP encrypted content: %s\n",
2792 (hdmi_read(sd, 0x05) & 0x40) ? "true" : "false");
2793 v4l2_info(sd, "HDCP keys read: %s%s\n",
2794 (hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no",
2795 (hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : "");
2796 if (!is_hdmi(sd))
2797 return 0;
2798
2799 v4l2_info(sd, "Audio: pll %s, samples %s, %s\n",
2800 audio_pll_locked ? "locked" : "not locked",
2801 audio_sample_packet_detect ? "detected" : "not detected",
2802 audio_mute ? "muted" : "enabled");
2803 if (audio_pll_locked && audio_sample_packet_detect) {
2804 v4l2_info(sd, "Audio format: %s\n",
2805 (hdmi_read(sd, 0x07) & 0x40) ? "multi-channel" : "stereo");
2806 }
2807 v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) +
2808 (hdmi_read(sd, 0x5c) << 8) +
2809 (hdmi_read(sd, 0x5d) & 0xf0));
2810 v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) +
2811 (hdmi_read(sd, 0x5e) << 8) +
2812 hdmi_read(sd, 0x5f));
2813 v4l2_info(sd, "AV Mute: %s\n",
2814 (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off");
2815 v4l2_info(sd, "Deep color mode: %s\n",
2816 deep_color_mode_txt[hdmi_read(sd, 0x0b) >> 6]);
2817
2818 adv7842_log_infoframes(sd);
2819
2820 return 0;
2821 }
2822
adv7842_log_status(struct v4l2_subdev * sd)2823 static int adv7842_log_status(struct v4l2_subdev *sd)
2824 {
2825 struct adv7842_state *state = to_state(sd);
2826
2827 if (state->mode == ADV7842_MODE_SDP)
2828 return adv7842_sdp_log_status(sd);
2829 return adv7842_cp_log_status(sd);
2830 }
2831
adv7842_querystd(struct v4l2_subdev * sd,v4l2_std_id * std)2832 static int adv7842_querystd(struct v4l2_subdev *sd, v4l2_std_id *std)
2833 {
2834 struct adv7842_state *state = to_state(sd);
2835
2836 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2837
2838 if (state->mode != ADV7842_MODE_SDP)
2839 return -ENODATA;
2840
2841 if (!(sdp_read(sd, 0x5A) & 0x01)) {
2842 *std = 0;
2843 v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
2844 return 0;
2845 }
2846
2847 switch (sdp_read(sd, 0x52) & 0x0f) {
2848 case 0:
2849 /* NTSC-M/J */
2850 *std &= V4L2_STD_NTSC;
2851 break;
2852 case 2:
2853 /* NTSC-443 */
2854 *std &= V4L2_STD_NTSC_443;
2855 break;
2856 case 3:
2857 /* 60HzSECAM */
2858 *std &= V4L2_STD_SECAM;
2859 break;
2860 case 4:
2861 /* PAL-M */
2862 *std &= V4L2_STD_PAL_M;
2863 break;
2864 case 6:
2865 /* PAL-60 */
2866 *std &= V4L2_STD_PAL_60;
2867 break;
2868 case 0xc:
2869 /* PAL-CombN */
2870 *std &= V4L2_STD_PAL_Nc;
2871 break;
2872 case 0xe:
2873 /* PAL-BGHID */
2874 *std &= V4L2_STD_PAL;
2875 break;
2876 case 0xf:
2877 /* SECAM */
2878 *std &= V4L2_STD_SECAM;
2879 break;
2880 default:
2881 *std &= V4L2_STD_ALL;
2882 break;
2883 }
2884 return 0;
2885 }
2886
adv7842_s_sdp_io(struct v4l2_subdev * sd,struct adv7842_sdp_io_sync_adjustment * s)2887 static void adv7842_s_sdp_io(struct v4l2_subdev *sd, struct adv7842_sdp_io_sync_adjustment *s)
2888 {
2889 if (s && s->adjust) {
2890 sdp_io_write(sd, 0x94, (s->hs_beg >> 8) & 0xf);
2891 sdp_io_write(sd, 0x95, s->hs_beg & 0xff);
2892 sdp_io_write(sd, 0x96, (s->hs_width >> 8) & 0xf);
2893 sdp_io_write(sd, 0x97, s->hs_width & 0xff);
2894 sdp_io_write(sd, 0x98, (s->de_beg >> 8) & 0xf);
2895 sdp_io_write(sd, 0x99, s->de_beg & 0xff);
2896 sdp_io_write(sd, 0x9a, (s->de_end >> 8) & 0xf);
2897 sdp_io_write(sd, 0x9b, s->de_end & 0xff);
2898 sdp_io_write(sd, 0xa8, s->vs_beg_o);
2899 sdp_io_write(sd, 0xa9, s->vs_beg_e);
2900 sdp_io_write(sd, 0xaa, s->vs_end_o);
2901 sdp_io_write(sd, 0xab, s->vs_end_e);
2902 sdp_io_write(sd, 0xac, s->de_v_beg_o);
2903 sdp_io_write(sd, 0xad, s->de_v_beg_e);
2904 sdp_io_write(sd, 0xae, s->de_v_end_o);
2905 sdp_io_write(sd, 0xaf, s->de_v_end_e);
2906 } else {
2907 /* set to default */
2908 sdp_io_write(sd, 0x94, 0x00);
2909 sdp_io_write(sd, 0x95, 0x00);
2910 sdp_io_write(sd, 0x96, 0x00);
2911 sdp_io_write(sd, 0x97, 0x20);
2912 sdp_io_write(sd, 0x98, 0x00);
2913 sdp_io_write(sd, 0x99, 0x00);
2914 sdp_io_write(sd, 0x9a, 0x00);
2915 sdp_io_write(sd, 0x9b, 0x00);
2916 sdp_io_write(sd, 0xa8, 0x04);
2917 sdp_io_write(sd, 0xa9, 0x04);
2918 sdp_io_write(sd, 0xaa, 0x04);
2919 sdp_io_write(sd, 0xab, 0x04);
2920 sdp_io_write(sd, 0xac, 0x04);
2921 sdp_io_write(sd, 0xad, 0x04);
2922 sdp_io_write(sd, 0xae, 0x04);
2923 sdp_io_write(sd, 0xaf, 0x04);
2924 }
2925 }
2926
adv7842_s_std(struct v4l2_subdev * sd,v4l2_std_id norm)2927 static int adv7842_s_std(struct v4l2_subdev *sd, v4l2_std_id norm)
2928 {
2929 struct adv7842_state *state = to_state(sd);
2930 struct adv7842_platform_data *pdata = &state->pdata;
2931
2932 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2933
2934 if (state->mode != ADV7842_MODE_SDP)
2935 return -ENODATA;
2936
2937 if (norm & V4L2_STD_625_50)
2938 adv7842_s_sdp_io(sd, &pdata->sdp_io_sync_625);
2939 else if (norm & V4L2_STD_525_60)
2940 adv7842_s_sdp_io(sd, &pdata->sdp_io_sync_525);
2941 else
2942 adv7842_s_sdp_io(sd, NULL);
2943
2944 if (norm & V4L2_STD_ALL) {
2945 state->norm = norm;
2946 return 0;
2947 }
2948 return -EINVAL;
2949 }
2950
adv7842_g_std(struct v4l2_subdev * sd,v4l2_std_id * norm)2951 static int adv7842_g_std(struct v4l2_subdev *sd, v4l2_std_id *norm)
2952 {
2953 struct adv7842_state *state = to_state(sd);
2954
2955 v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2956
2957 if (state->mode != ADV7842_MODE_SDP)
2958 return -ENODATA;
2959
2960 *norm = state->norm;
2961 return 0;
2962 }
2963
2964 /* ----------------------------------------------------------------------- */
2965
adv7842_core_init(struct v4l2_subdev * sd)2966 static int adv7842_core_init(struct v4l2_subdev *sd)
2967 {
2968 struct adv7842_state *state = to_state(sd);
2969 struct adv7842_platform_data *pdata = &state->pdata;
2970 hdmi_write(sd, 0x48,
2971 (pdata->disable_pwrdnb ? 0x80 : 0) |
2972 (pdata->disable_cable_det_rst ? 0x40 : 0));
2973
2974 disable_input(sd);
2975
2976 /*
2977 * Disable I2C access to internal EDID ram from HDMI DDC ports
2978 * Disable auto edid enable when leaving powerdown mode
2979 */
2980 rep_write_and_or(sd, 0x77, 0xd3, 0x20);
2981
2982 /* power */
2983 io_write(sd, 0x0c, 0x42); /* Power up part and power down VDP */
2984 io_write(sd, 0x15, 0x80); /* Power up pads */
2985
2986 /* video format */
2987 io_write(sd, 0x02, 0xf0 | pdata->alt_gamma << 3);
2988 io_write_and_or(sd, 0x05, 0xf0, pdata->blank_data << 3 |
2989 pdata->insert_av_codes << 2 |
2990 pdata->replicate_av_codes << 1);
2991 adv7842_setup_format(state);
2992
2993 /* HDMI audio */
2994 hdmi_write_and_or(sd, 0x1a, 0xf1, 0x08); /* Wait 1 s before unmute */
2995
2996 /* Drive strength */
2997 io_write_and_or(sd, 0x14, 0xc0,
2998 pdata->dr_str_data << 4 |
2999 pdata->dr_str_clk << 2 |
3000 pdata->dr_str_sync);
3001
3002 /* HDMI free run */
3003 cp_write_and_or(sd, 0xba, 0xfc, pdata->hdmi_free_run_enable |
3004 (pdata->hdmi_free_run_mode << 1));
3005
3006 /* SPD free run */
3007 sdp_write_and_or(sd, 0xdd, 0xf0, pdata->sdp_free_run_force |
3008 (pdata->sdp_free_run_cbar_en << 1) |
3009 (pdata->sdp_free_run_man_col_en << 2) |
3010 (pdata->sdp_free_run_auto << 3));
3011
3012 /* TODO from platform data */
3013 cp_write(sd, 0x69, 0x14); /* Enable CP CSC */
3014 io_write(sd, 0x06, 0xa6); /* positive VS and HS and DE */
3015 cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */
3016 afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */
3017
3018 afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
3019 io_write_and_or(sd, 0x30, ~(1 << 4), pdata->output_bus_lsb_to_msb << 4);
3020
3021 sdp_csc_coeff(sd, &pdata->sdp_csc_coeff);
3022
3023 /* todo, improve settings for sdram */
3024 if (pdata->sd_ram_size >= 128) {
3025 sdp_write(sd, 0x12, 0x0d); /* Frame TBC,3D comb enabled */
3026 if (pdata->sd_ram_ddr) {
3027 /* SDP setup for the AD eval board */
3028 sdp_io_write(sd, 0x6f, 0x00); /* DDR mode */
3029 sdp_io_write(sd, 0x75, 0x0a); /* 128 MB memory size */
3030 sdp_io_write(sd, 0x7a, 0xa5); /* Timing Adjustment */
3031 sdp_io_write(sd, 0x7b, 0x8f); /* Timing Adjustment */
3032 sdp_io_write(sd, 0x60, 0x01); /* SDRAM reset */
3033 } else {
3034 sdp_io_write(sd, 0x75, 0x0a); /* 64 MB memory size ?*/
3035 sdp_io_write(sd, 0x74, 0x00); /* must be zero for sdr sdram */
3036 sdp_io_write(sd, 0x79, 0x33); /* CAS latency to 3,
3037 depends on memory */
3038 sdp_io_write(sd, 0x6f, 0x01); /* SDR mode */
3039 sdp_io_write(sd, 0x7a, 0xa5); /* Timing Adjustment */
3040 sdp_io_write(sd, 0x7b, 0x8f); /* Timing Adjustment */
3041 sdp_io_write(sd, 0x60, 0x01); /* SDRAM reset */
3042 }
3043 } else {
3044 /*
3045 * Manual UG-214, rev 0 is bit confusing on this bit
3046 * but a '1' disables any signal if the Ram is active.
3047 */
3048 sdp_io_write(sd, 0x29, 0x10); /* Tristate memory interface */
3049 }
3050
3051 select_input(sd, pdata->vid_std_select);
3052
3053 enable_input(sd);
3054
3055 if (pdata->hpa_auto) {
3056 /* HPA auto, HPA 0.5s after Edid set and Cable detect */
3057 hdmi_write(sd, 0x69, 0x5c);
3058 } else {
3059 /* HPA manual */
3060 hdmi_write(sd, 0x69, 0xa3);
3061 /* HPA disable on port A and B */
3062 io_write_and_or(sd, 0x20, 0xcf, 0x00);
3063 }
3064
3065 /* LLC */
3066 io_write(sd, 0x19, 0x80 | pdata->llc_dll_phase);
3067 io_write(sd, 0x33, 0x40);
3068
3069 /* interrupts */
3070 io_write(sd, 0x40, 0xf2); /* Configure INT1 */
3071
3072 adv7842_irq_enable(sd, true);
3073
3074 return v4l2_ctrl_handler_setup(sd->ctrl_handler);
3075 }
3076
3077 /* ----------------------------------------------------------------------- */
3078
adv7842_ddr_ram_test(struct v4l2_subdev * sd)3079 static int adv7842_ddr_ram_test(struct v4l2_subdev *sd)
3080 {
3081 /*
3082 * From ADV784x external Memory test.pdf
3083 *
3084 * Reset must just been performed before running test.
3085 * Recommended to reset after test.
3086 */
3087 int i;
3088 int pass = 0;
3089 int fail = 0;
3090 int complete = 0;
3091
3092 io_write(sd, 0x00, 0x01); /* Program SDP 4x1 */
3093 io_write(sd, 0x01, 0x00); /* Program SDP mode */
3094 afe_write(sd, 0x80, 0x92); /* SDP Recommeneded Write */
3095 afe_write(sd, 0x9B, 0x01); /* SDP Recommeneded Write ADV7844ES1 */
3096 afe_write(sd, 0x9C, 0x60); /* SDP Recommeneded Write ADV7844ES1 */
3097 afe_write(sd, 0x9E, 0x02); /* SDP Recommeneded Write ADV7844ES1 */
3098 afe_write(sd, 0xA0, 0x0B); /* SDP Recommeneded Write ADV7844ES1 */
3099 afe_write(sd, 0xC3, 0x02); /* Memory BIST Initialisation */
3100 io_write(sd, 0x0C, 0x40); /* Power up ADV7844 */
3101 io_write(sd, 0x15, 0xBA); /* Enable outputs */
3102 sdp_write(sd, 0x12, 0x00); /* Disable 3D comb, Frame TBC & 3DNR */
3103 io_write(sd, 0xFF, 0x04); /* Reset memory controller */
3104
3105 usleep_range(5000, 6000);
3106
3107 sdp_write(sd, 0x12, 0x00); /* Disable 3D Comb, Frame TBC & 3DNR */
3108 sdp_io_write(sd, 0x2A, 0x01); /* Memory BIST Initialisation */
3109 sdp_io_write(sd, 0x7c, 0x19); /* Memory BIST Initialisation */
3110 sdp_io_write(sd, 0x80, 0x87); /* Memory BIST Initialisation */
3111 sdp_io_write(sd, 0x81, 0x4a); /* Memory BIST Initialisation */
3112 sdp_io_write(sd, 0x82, 0x2c); /* Memory BIST Initialisation */
3113 sdp_io_write(sd, 0x83, 0x0e); /* Memory BIST Initialisation */
3114 sdp_io_write(sd, 0x84, 0x94); /* Memory BIST Initialisation */
3115 sdp_io_write(sd, 0x85, 0x62); /* Memory BIST Initialisation */
3116 sdp_io_write(sd, 0x7d, 0x00); /* Memory BIST Initialisation */
3117 sdp_io_write(sd, 0x7e, 0x1a); /* Memory BIST Initialisation */
3118
3119 usleep_range(5000, 6000);
3120
3121 sdp_io_write(sd, 0xd9, 0xd5); /* Enable BIST Test */
3122 sdp_write(sd, 0x12, 0x05); /* Enable FRAME TBC & 3D COMB */
3123
3124 msleep(20);
3125
3126 for (i = 0; i < 10; i++) {
3127 u8 result = sdp_io_read(sd, 0xdb);
3128 if (result & 0x10) {
3129 complete++;
3130 if (result & 0x20)
3131 fail++;
3132 else
3133 pass++;
3134 }
3135 msleep(20);
3136 }
3137
3138 v4l2_dbg(1, debug, sd,
3139 "Ram Test: completed %d of %d: pass %d, fail %d\n",
3140 complete, i, pass, fail);
3141
3142 if (!complete || fail)
3143 return -EIO;
3144 return 0;
3145 }
3146
adv7842_rewrite_i2c_addresses(struct v4l2_subdev * sd,struct adv7842_platform_data * pdata)3147 static void adv7842_rewrite_i2c_addresses(struct v4l2_subdev *sd,
3148 struct adv7842_platform_data *pdata)
3149 {
3150 io_write(sd, 0xf1, pdata->i2c_sdp << 1);
3151 io_write(sd, 0xf2, pdata->i2c_sdp_io << 1);
3152 io_write(sd, 0xf3, pdata->i2c_avlink << 1);
3153 io_write(sd, 0xf4, pdata->i2c_cec << 1);
3154 io_write(sd, 0xf5, pdata->i2c_infoframe << 1);
3155
3156 io_write(sd, 0xf8, pdata->i2c_afe << 1);
3157 io_write(sd, 0xf9, pdata->i2c_repeater << 1);
3158 io_write(sd, 0xfa, pdata->i2c_edid << 1);
3159 io_write(sd, 0xfb, pdata->i2c_hdmi << 1);
3160
3161 io_write(sd, 0xfd, pdata->i2c_cp << 1);
3162 io_write(sd, 0xfe, pdata->i2c_vdp << 1);
3163 }
3164
adv7842_command_ram_test(struct v4l2_subdev * sd)3165 static int adv7842_command_ram_test(struct v4l2_subdev *sd)
3166 {
3167 struct i2c_client *client = v4l2_get_subdevdata(sd);
3168 struct adv7842_state *state = to_state(sd);
3169 struct adv7842_platform_data *pdata = client->dev.platform_data;
3170 struct v4l2_dv_timings timings;
3171 int ret = 0;
3172
3173 if (!pdata)
3174 return -ENODEV;
3175
3176 if (!pdata->sd_ram_size || !pdata->sd_ram_ddr) {
3177 v4l2_info(sd, "no sdram or no ddr sdram\n");
3178 return -EINVAL;
3179 }
3180
3181 main_reset(sd);
3182
3183 adv7842_rewrite_i2c_addresses(sd, pdata);
3184
3185 /* run ram test */
3186 ret = adv7842_ddr_ram_test(sd);
3187
3188 main_reset(sd);
3189
3190 adv7842_rewrite_i2c_addresses(sd, pdata);
3191
3192 /* and re-init chip and state */
3193 adv7842_core_init(sd);
3194
3195 disable_input(sd);
3196
3197 select_input(sd, state->vid_std_select);
3198
3199 enable_input(sd);
3200
3201 edid_write_vga_segment(sd);
3202 edid_write_hdmi_segment(sd, ADV7842_EDID_PORT_A);
3203 edid_write_hdmi_segment(sd, ADV7842_EDID_PORT_B);
3204
3205 timings = state->timings;
3206
3207 memset(&state->timings, 0, sizeof(struct v4l2_dv_timings));
3208
3209 adv7842_s_dv_timings(sd, &timings);
3210
3211 return ret;
3212 }
3213
adv7842_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)3214 static long adv7842_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
3215 {
3216 switch (cmd) {
3217 case ADV7842_CMD_RAM_TEST:
3218 return adv7842_command_ram_test(sd);
3219 }
3220 return -ENOTTY;
3221 }
3222
adv7842_subscribe_event(struct v4l2_subdev * sd,struct v4l2_fh * fh,struct v4l2_event_subscription * sub)3223 static int adv7842_subscribe_event(struct v4l2_subdev *sd,
3224 struct v4l2_fh *fh,
3225 struct v4l2_event_subscription *sub)
3226 {
3227 switch (sub->type) {
3228 case V4L2_EVENT_SOURCE_CHANGE:
3229 return v4l2_src_change_event_subdev_subscribe(sd, fh, sub);
3230 case V4L2_EVENT_CTRL:
3231 return v4l2_ctrl_subdev_subscribe_event(sd, fh, sub);
3232 default:
3233 return -EINVAL;
3234 }
3235 }
3236
adv7842_registered(struct v4l2_subdev * sd)3237 static int adv7842_registered(struct v4l2_subdev *sd)
3238 {
3239 struct adv7842_state *state = to_state(sd);
3240 struct i2c_client *client = v4l2_get_subdevdata(sd);
3241 int err;
3242
3243 err = cec_register_adapter(state->cec_adap, &client->dev);
3244 if (err)
3245 cec_delete_adapter(state->cec_adap);
3246 return err;
3247 }
3248
adv7842_unregistered(struct v4l2_subdev * sd)3249 static void adv7842_unregistered(struct v4l2_subdev *sd)
3250 {
3251 struct adv7842_state *state = to_state(sd);
3252
3253 cec_unregister_adapter(state->cec_adap);
3254 }
3255
3256 /* ----------------------------------------------------------------------- */
3257
3258 static const struct v4l2_ctrl_ops adv7842_ctrl_ops = {
3259 .s_ctrl = adv7842_s_ctrl,
3260 .g_volatile_ctrl = adv7842_g_volatile_ctrl,
3261 };
3262
3263 static const struct v4l2_subdev_core_ops adv7842_core_ops = {
3264 .log_status = adv7842_log_status,
3265 .ioctl = adv7842_ioctl,
3266 .interrupt_service_routine = adv7842_isr,
3267 .subscribe_event = adv7842_subscribe_event,
3268 .unsubscribe_event = v4l2_event_subdev_unsubscribe,
3269 #ifdef CONFIG_VIDEO_ADV_DEBUG
3270 .g_register = adv7842_g_register,
3271 .s_register = adv7842_s_register,
3272 #endif
3273 };
3274
3275 static const struct v4l2_subdev_video_ops adv7842_video_ops = {
3276 .g_std = adv7842_g_std,
3277 .s_std = adv7842_s_std,
3278 .s_routing = adv7842_s_routing,
3279 .querystd = adv7842_querystd,
3280 .g_input_status = adv7842_g_input_status,
3281 .s_dv_timings = adv7842_s_dv_timings,
3282 .g_dv_timings = adv7842_g_dv_timings,
3283 .query_dv_timings = adv7842_query_dv_timings,
3284 };
3285
3286 static const struct v4l2_subdev_pad_ops adv7842_pad_ops = {
3287 .enum_mbus_code = adv7842_enum_mbus_code,
3288 .get_fmt = adv7842_get_format,
3289 .set_fmt = adv7842_set_format,
3290 .get_edid = adv7842_get_edid,
3291 .set_edid = adv7842_set_edid,
3292 .enum_dv_timings = adv7842_enum_dv_timings,
3293 .dv_timings_cap = adv7842_dv_timings_cap,
3294 };
3295
3296 static const struct v4l2_subdev_ops adv7842_ops = {
3297 .core = &adv7842_core_ops,
3298 .video = &adv7842_video_ops,
3299 .pad = &adv7842_pad_ops,
3300 };
3301
3302 static const struct v4l2_subdev_internal_ops adv7842_int_ops = {
3303 .registered = adv7842_registered,
3304 .unregistered = adv7842_unregistered,
3305 };
3306
3307 /* -------------------------- custom ctrls ---------------------------------- */
3308
3309 static const struct v4l2_ctrl_config adv7842_ctrl_analog_sampling_phase = {
3310 .ops = &adv7842_ctrl_ops,
3311 .id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE,
3312 .name = "Analog Sampling Phase",
3313 .type = V4L2_CTRL_TYPE_INTEGER,
3314 .min = 0,
3315 .max = 0x1f,
3316 .step = 1,
3317 .def = 0,
3318 };
3319
3320 static const struct v4l2_ctrl_config adv7842_ctrl_free_run_color_manual = {
3321 .ops = &adv7842_ctrl_ops,
3322 .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL,
3323 .name = "Free Running Color, Manual",
3324 .type = V4L2_CTRL_TYPE_BOOLEAN,
3325 .max = 1,
3326 .step = 1,
3327 .def = 1,
3328 };
3329
3330 static const struct v4l2_ctrl_config adv7842_ctrl_free_run_color = {
3331 .ops = &adv7842_ctrl_ops,
3332 .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR,
3333 .name = "Free Running Color",
3334 .type = V4L2_CTRL_TYPE_INTEGER,
3335 .max = 0xffffff,
3336 .step = 0x1,
3337 };
3338
3339
adv7842_unregister_clients(struct v4l2_subdev * sd)3340 static void adv7842_unregister_clients(struct v4l2_subdev *sd)
3341 {
3342 struct adv7842_state *state = to_state(sd);
3343 if (state->i2c_avlink)
3344 i2c_unregister_device(state->i2c_avlink);
3345 if (state->i2c_cec)
3346 i2c_unregister_device(state->i2c_cec);
3347 if (state->i2c_infoframe)
3348 i2c_unregister_device(state->i2c_infoframe);
3349 if (state->i2c_sdp_io)
3350 i2c_unregister_device(state->i2c_sdp_io);
3351 if (state->i2c_sdp)
3352 i2c_unregister_device(state->i2c_sdp);
3353 if (state->i2c_afe)
3354 i2c_unregister_device(state->i2c_afe);
3355 if (state->i2c_repeater)
3356 i2c_unregister_device(state->i2c_repeater);
3357 if (state->i2c_edid)
3358 i2c_unregister_device(state->i2c_edid);
3359 if (state->i2c_hdmi)
3360 i2c_unregister_device(state->i2c_hdmi);
3361 if (state->i2c_cp)
3362 i2c_unregister_device(state->i2c_cp);
3363 if (state->i2c_vdp)
3364 i2c_unregister_device(state->i2c_vdp);
3365
3366 state->i2c_avlink = NULL;
3367 state->i2c_cec = NULL;
3368 state->i2c_infoframe = NULL;
3369 state->i2c_sdp_io = NULL;
3370 state->i2c_sdp = NULL;
3371 state->i2c_afe = NULL;
3372 state->i2c_repeater = NULL;
3373 state->i2c_edid = NULL;
3374 state->i2c_hdmi = NULL;
3375 state->i2c_cp = NULL;
3376 state->i2c_vdp = NULL;
3377 }
3378
adv7842_dummy_client(struct v4l2_subdev * sd,const char * desc,u8 addr,u8 io_reg)3379 static struct i2c_client *adv7842_dummy_client(struct v4l2_subdev *sd, const char *desc,
3380 u8 addr, u8 io_reg)
3381 {
3382 struct i2c_client *client = v4l2_get_subdevdata(sd);
3383 struct i2c_client *cp;
3384
3385 io_write(sd, io_reg, addr << 1);
3386
3387 if (addr == 0) {
3388 v4l2_err(sd, "no %s i2c addr configured\n", desc);
3389 return NULL;
3390 }
3391
3392 cp = i2c_new_dummy(client->adapter, io_read(sd, io_reg) >> 1);
3393 if (!cp)
3394 v4l2_err(sd, "register %s on i2c addr 0x%x failed\n", desc, addr);
3395
3396 return cp;
3397 }
3398
adv7842_register_clients(struct v4l2_subdev * sd)3399 static int adv7842_register_clients(struct v4l2_subdev *sd)
3400 {
3401 struct adv7842_state *state = to_state(sd);
3402 struct adv7842_platform_data *pdata = &state->pdata;
3403
3404 state->i2c_avlink = adv7842_dummy_client(sd, "avlink", pdata->i2c_avlink, 0xf3);
3405 state->i2c_cec = adv7842_dummy_client(sd, "cec", pdata->i2c_cec, 0xf4);
3406 state->i2c_infoframe = adv7842_dummy_client(sd, "infoframe", pdata->i2c_infoframe, 0xf5);
3407 state->i2c_sdp_io = adv7842_dummy_client(sd, "sdp_io", pdata->i2c_sdp_io, 0xf2);
3408 state->i2c_sdp = adv7842_dummy_client(sd, "sdp", pdata->i2c_sdp, 0xf1);
3409 state->i2c_afe = adv7842_dummy_client(sd, "afe", pdata->i2c_afe, 0xf8);
3410 state->i2c_repeater = adv7842_dummy_client(sd, "repeater", pdata->i2c_repeater, 0xf9);
3411 state->i2c_edid = adv7842_dummy_client(sd, "edid", pdata->i2c_edid, 0xfa);
3412 state->i2c_hdmi = adv7842_dummy_client(sd, "hdmi", pdata->i2c_hdmi, 0xfb);
3413 state->i2c_cp = adv7842_dummy_client(sd, "cp", pdata->i2c_cp, 0xfd);
3414 state->i2c_vdp = adv7842_dummy_client(sd, "vdp", pdata->i2c_vdp, 0xfe);
3415
3416 if (!state->i2c_avlink ||
3417 !state->i2c_cec ||
3418 !state->i2c_infoframe ||
3419 !state->i2c_sdp_io ||
3420 !state->i2c_sdp ||
3421 !state->i2c_afe ||
3422 !state->i2c_repeater ||
3423 !state->i2c_edid ||
3424 !state->i2c_hdmi ||
3425 !state->i2c_cp ||
3426 !state->i2c_vdp)
3427 return -1;
3428
3429 return 0;
3430 }
3431
adv7842_probe(struct i2c_client * client,const struct i2c_device_id * id)3432 static int adv7842_probe(struct i2c_client *client,
3433 const struct i2c_device_id *id)
3434 {
3435 struct adv7842_state *state;
3436 static const struct v4l2_dv_timings cea640x480 =
3437 V4L2_DV_BT_CEA_640X480P59_94;
3438 struct adv7842_platform_data *pdata = client->dev.platform_data;
3439 struct v4l2_ctrl_handler *hdl;
3440 struct v4l2_ctrl *ctrl;
3441 struct v4l2_subdev *sd;
3442 u16 rev;
3443 int err;
3444
3445 /* Check if the adapter supports the needed features */
3446 if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
3447 return -EIO;
3448
3449 v4l_dbg(1, debug, client, "detecting adv7842 client on address 0x%x\n",
3450 client->addr << 1);
3451
3452 if (!pdata) {
3453 v4l_err(client, "No platform data!\n");
3454 return -ENODEV;
3455 }
3456
3457 state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
3458 if (!state)
3459 return -ENOMEM;
3460
3461 /* platform data */
3462 state->pdata = *pdata;
3463 state->timings = cea640x480;
3464 state->format = adv7842_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
3465
3466 sd = &state->sd;
3467 v4l2_i2c_subdev_init(sd, client, &adv7842_ops);
3468 sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS;
3469 sd->internal_ops = &adv7842_int_ops;
3470 state->mode = pdata->mode;
3471
3472 state->hdmi_port_a = pdata->input == ADV7842_SELECT_HDMI_PORT_A;
3473 state->restart_stdi_once = true;
3474
3475 /* i2c access to adv7842? */
3476 rev = adv_smbus_read_byte_data_check(client, 0xea, false) << 8 |
3477 adv_smbus_read_byte_data_check(client, 0xeb, false);
3478 if (rev != 0x2012) {
3479 v4l2_info(sd, "got rev=0x%04x on first read attempt\n", rev);
3480 rev = adv_smbus_read_byte_data_check(client, 0xea, false) << 8 |
3481 adv_smbus_read_byte_data_check(client, 0xeb, false);
3482 }
3483 if (rev != 0x2012) {
3484 v4l2_info(sd, "not an adv7842 on address 0x%x (rev=0x%04x)\n",
3485 client->addr << 1, rev);
3486 return -ENODEV;
3487 }
3488
3489 if (pdata->chip_reset)
3490 main_reset(sd);
3491
3492 /* control handlers */
3493 hdl = &state->hdl;
3494 v4l2_ctrl_handler_init(hdl, 6);
3495
3496 /* add in ascending ID order */
3497 v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3498 V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
3499 v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3500 V4L2_CID_CONTRAST, 0, 255, 1, 128);
3501 v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3502 V4L2_CID_SATURATION, 0, 255, 1, 128);
3503 v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3504 V4L2_CID_HUE, 0, 128, 1, 0);
3505 ctrl = v4l2_ctrl_new_std_menu(hdl, &adv7842_ctrl_ops,
3506 V4L2_CID_DV_RX_IT_CONTENT_TYPE, V4L2_DV_IT_CONTENT_TYPE_NO_ITC,
3507 0, V4L2_DV_IT_CONTENT_TYPE_NO_ITC);
3508 if (ctrl)
3509 ctrl->flags |= V4L2_CTRL_FLAG_VOLATILE;
3510
3511 /* custom controls */
3512 state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
3513 V4L2_CID_DV_RX_POWER_PRESENT, 0, 3, 0, 0);
3514 state->analog_sampling_phase_ctrl = v4l2_ctrl_new_custom(hdl,
3515 &adv7842_ctrl_analog_sampling_phase, NULL);
3516 state->free_run_color_ctrl_manual = v4l2_ctrl_new_custom(hdl,
3517 &adv7842_ctrl_free_run_color_manual, NULL);
3518 state->free_run_color_ctrl = v4l2_ctrl_new_custom(hdl,
3519 &adv7842_ctrl_free_run_color, NULL);
3520 state->rgb_quantization_range_ctrl =
3521 v4l2_ctrl_new_std_menu(hdl, &adv7842_ctrl_ops,
3522 V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL,
3523 0, V4L2_DV_RGB_RANGE_AUTO);
3524 sd->ctrl_handler = hdl;
3525 if (hdl->error) {
3526 err = hdl->error;
3527 goto err_hdl;
3528 }
3529 if (adv7842_s_detect_tx_5v_ctrl(sd)) {
3530 err = -ENODEV;
3531 goto err_hdl;
3532 }
3533
3534 if (adv7842_register_clients(sd) < 0) {
3535 err = -ENOMEM;
3536 v4l2_err(sd, "failed to create all i2c clients\n");
3537 goto err_i2c;
3538 }
3539
3540
3541 INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
3542 adv7842_delayed_work_enable_hotplug);
3543
3544 sd->entity.function = MEDIA_ENT_F_DV_DECODER;
3545 state->pad.flags = MEDIA_PAD_FL_SOURCE;
3546 err = media_entity_pads_init(&sd->entity, 1, &state->pad);
3547 if (err)
3548 goto err_work_queues;
3549
3550 err = adv7842_core_init(sd);
3551 if (err)
3552 goto err_entity;
3553
3554 #if IS_ENABLED(CONFIG_VIDEO_ADV7842_CEC)
3555 state->cec_adap = cec_allocate_adapter(&adv7842_cec_adap_ops,
3556 state, dev_name(&client->dev),
3557 CEC_CAP_DEFAULTS, ADV7842_MAX_ADDRS);
3558 err = PTR_ERR_OR_ZERO(state->cec_adap);
3559 if (err)
3560 goto err_entity;
3561 #endif
3562
3563 v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
3564 client->addr << 1, client->adapter->name);
3565 return 0;
3566
3567 err_entity:
3568 media_entity_cleanup(&sd->entity);
3569 err_work_queues:
3570 cancel_delayed_work(&state->delayed_work_enable_hotplug);
3571 err_i2c:
3572 adv7842_unregister_clients(sd);
3573 err_hdl:
3574 v4l2_ctrl_handler_free(hdl);
3575 return err;
3576 }
3577
3578 /* ----------------------------------------------------------------------- */
3579
adv7842_remove(struct i2c_client * client)3580 static int adv7842_remove(struct i2c_client *client)
3581 {
3582 struct v4l2_subdev *sd = i2c_get_clientdata(client);
3583 struct adv7842_state *state = to_state(sd);
3584
3585 adv7842_irq_enable(sd, false);
3586 cancel_delayed_work(&state->delayed_work_enable_hotplug);
3587 v4l2_device_unregister_subdev(sd);
3588 media_entity_cleanup(&sd->entity);
3589 adv7842_unregister_clients(sd);
3590 v4l2_ctrl_handler_free(sd->ctrl_handler);
3591 return 0;
3592 }
3593
3594 /* ----------------------------------------------------------------------- */
3595
3596 static const struct i2c_device_id adv7842_id[] = {
3597 { "adv7842", 0 },
3598 { }
3599 };
3600 MODULE_DEVICE_TABLE(i2c, adv7842_id);
3601
3602 /* ----------------------------------------------------------------------- */
3603
3604 static struct i2c_driver adv7842_driver = {
3605 .driver = {
3606 .name = "adv7842",
3607 },
3608 .probe = adv7842_probe,
3609 .remove = adv7842_remove,
3610 .id_table = adv7842_id,
3611 };
3612
3613 module_i2c_driver(adv7842_driver);
3614