Home
last modified time | relevance | path

Searched full:shall (Results 1 – 25 of 3778) sorted by relevance

12345678910>>...152

/Linux-v5.10/Documentation/devicetree/bindings/clock/ti/davinci/
Dda8xx-cfgchip.txt13 - compatible: shall be "ti,da830-usb-phy-clocks".
14 - #clock-cells: from common clock binding; shall be set to 1.
16 - clock-names: shall be "fck", "usb_refclkin", "auxclk"
24 - compatible: shall be "ti,da830-tbclksync".
25 - #clock-cells: from common clock binding; shall be set to 0.
27 - clock-names: shall be "fck"
32 - compatible: shall be "ti,da830-div4p5ena".
33 - #clock-cells: from common clock binding; shall be set to 0.
35 - clock-names: shall be "pll0_pllout"
40 - compatible: shall be "ti,da850-async1-clksrc".
[all …]
Dpll.txt8 - compatible: shall be one of:
14 - for "ti,da850-pll0", shall be "clksrc", "extclksrc"
15 - for "ti,da850-pll1", shall be "clksrc"
30 - #clock-cells: shall be 0
38 - #clock-cells: shall be 1
45 - #clock-cells: shall be 0
51 - #clock-cells: shall be 0
Dpsc.txt7 - compatible: shall be one of:
11 - #clock-cells: from common clock binding; shall be set to 1
12 - #power-domain-cells: from generic power domain binding; shall be set to 1.
15 - for "ti,da850-psc0", shall be "pll0_sysclk1", "pll0_sysclk2",
17 - for "ti,da850-psc1", shall be "pll0_sysclk2", "pll0_sysclk4", "async3"
20 - #reset-cells: from reset binding; shall be set to 1 - only applicable when
25 Clock, power domain and reset consumers shall use the local power domain
/Linux-v5.10/Documentation/devicetree/bindings/clock/
Dxgene.txt8 - compatible : shall be one of the following:
17 - reg : shall be the physical PLL register address for the pll clock.
18 - clocks : shall be the input parent clock phandle for the clock. This should
20 - #clock-cells : shall be set to 1.
21 - clock-output-names : shall be the name of the PLL referenced by derive
24 - clock-names : shall be the name of the PLL. If missing, use the device name.
27 - reg : shall be the physical register address for the pmd clock.
28 - clocks : shall be the input parent clock phandle for the clock.
29 - #clock-cells : shall be set to 1.
30 - clock-output-names : shall be the name of the clock referenced by derive
[all …]
Dvt8500.txt8 - compatible : shall be one of the following:
16 - reg : shall be the control register offset from PMC base for the pll clock.
17 - clocks : shall be the input parent clock phandle for the clock. This should
19 - #clock-cells : from common clock binding; shall be set to 0.
22 - clocks : shall be the input parent clock phandle for the clock. This should
24 - #clock-cells : from common clock binding; shall be set to 0.
36 - enable-reg : shall be the register offset from PMC base for the enable
38 - enable-bit : shall be the bit within enable-reg to enable/disable the clock.
44 - divisor-reg : shall be the register offset from PMC base for the divisor
47 - divisor-mask : shall be the mask for the divisor register. Defaults to 0x1f
Dsilabs,si5351.txt15 - compatible: shall be one of the following:
20 - reg: i2c device address, shall be 0x60 or 0x61.
21 - #clock-cells: from common clock binding; shall be set to 1.
23 handles, shall be xtal reference clock or xtal and clkin for
26 - #address-cells: shall be set to 1.
27 - #size-cells: shall be set to 0.
43 - silabs,clock-source: source clock of the output divider stage N, shall be
48 - silabs,drive-strength: output drive strength in mA, shall be one of {2,4,6,8}.
53 - silabs,disable-state : clock output disable state, shall be
Dqcom,camcc.txt5 - compatible : shall contain "qcom,sdm845-camcc".
6 - reg : shall contain base register location and length.
7 - #clock-cells : from common clock binding, shall contain 1.
8 - #reset-cells : from common reset binding, shall contain 1.
9 - #power-domain-cells : from generic power domain binding, shall contain 1.
Dat91-clock.txt10 - compatible : shall be one of the following:
16 - #clock-cells : shall be 1 for "microchip,sam9x60-sckc" otherwise shall be 0.
17 - clocks : shall be the input parent clock phandle for the clock.
34 - compatible : shall be "atmel,<chip>-pmc", "syscon" or
40 - #clock-cells : from common clock binding; shall be set to 2. The first entry
Dti,cdce706.txt7 - compatible: shall be "ti,cdce706".
8 - reg: i2c device address, shall be in range [0x68...0x6b].
9 - #clock-cells: from common clock binding; shall be set to 1.
11 handles, shall be reference clock(s) connected to CLK_IN0
13 - clock-names: shall be clk_in0 and/or clk_in1. Use clk_in0
Dmicrochip,pic32.txt10 - compatible: shall be "microchip,pic32mzda-clk".
11 - reg: shall contain base address and length of clock registers.
12 - #clock-cells: shall be 1.
15 - microchip,pic32mzda-sosc: shall be added only if platform has
28 The clock consumer shall specify the desired clock-output of the clock
Dkeystone-pll.txt14 - #clock-cells : from common clock binding; shall be set to 0.
15 - compatible : shall be "ti,keystone,main-pll-clock" or "ti,keystone,pll-clock"
43 - #clock-cells : from common clock binding; shall be set to 0.
44 - compatible : shall be "ti,keystone,pll-mux-clock"
65 - #clock-cells : from common clock binding; shall be set to 0.
66 - compatible : shall be "ti,keystone,pll-divider-clock"
/Linux-v5.10/Documentation/devicetree/bindings/interrupt-controller/
Dopen-pic.txt14 shall be <string> and the value shall include "open-pic".
17 PIC's addressable register space. The type shall be <prop-encoded-array>.
20 as an Open PIC. No property value shall be defined.
23 interrupt source. The type shall be a <u32> and the value shall be 2.
26 address. The type shall be <u32> and the value shall be 0. As such,
32 shall not be reset during runtime initialization. No property value shall
34 initialization related to interrupt sources shall be limited to sources
74 // The PIC shall not be reset.
Dimg,pdc-intc.txt11 The type shall be <string> and the value shall include "img,pdc-intc".
14 addressable register space. The type shall be <prop-encoded-array>.
17 as an interrupt controller. No property value shall be defined.
20 interrupt source. The type shall be a <u32> and the value shall be 2.
26 - interrupts: List of interrupt specifiers. The first specifier shall be the
27 shared SysWake interrupt, and remaining specifies shall be PDC peripheral
/Linux-v5.10/Documentation/devicetree/bindings/usb/
Dusb-device.txt12 A combined node shall be used instead of a device node and an interface node
22 The textual representation of VID and PID shall be in lower case hexadecimal
31 - #address-cells: shall be 2
32 - #size-cells: shall be 0
38 number. The textual representation of VID, PID, CN and IN shall be in lower
51 The textual representation of VID and PID shall be in lower case hexadecimal
60 - #address-cells: shall be 1
61 - #size-cells: shall be 0
65 - #address-cells: shall be 1
66 - #size-cells: shall be 0
/Linux-v5.10/Documentation/devicetree/bindings/edac/
Dapm-xgene-edac.txt14 - compatible : Shall be "apm,xgene-edac".
23 - reg : First resource shall be the CPU bus (PCP) resource.
28 - compatible : Shall be "apm,xgene-edac-mc".
29 - reg : First resource shall be the memory controller unit
34 - compatible : Shall be "apm,xgene-edac-pmd" or
36 - reg : First resource shall be the PMD resource.
40 - compatible : Shall be "apm,xgene-edac-l3" or
42 - reg : First resource shall be the L3 EDAC resource.
45 - compatible : Shall be "apm,xgene-edac-soc-v1" for revision 1 or
48 - reg : First resource shall be the SoC EDAC resource.
/Linux-v5.10/Documentation/devicetree/bindings/perf/
Dapm-xgene-pmu.txt14 - compatible : Shall be "apm,xgene-pmu" for revision 1 or
19 - reg : First resource shall be the CPU bus PMU resource.
23 - compatible : Shall be "apm,xgene-pmu-l3c".
24 - reg : First resource shall be the L3C PMU resource.
27 - compatible : Shall be "apm,xgene-pmu-iob".
28 - reg : First resource shall be the IOB PMU resource.
31 - compatible : Shall be "apm,xgene-pmu-mcb".
32 - reg : First resource shall be the MCB PMU resource.
36 - compatible : Shall be "apm,xgene-pmu-mc".
37 - reg : First resource shall be the MC PMU resource.
/Linux-v5.10/LICENSES/dual/
DApache-2.024 "License" shall mean the terms and conditions for use, reproduction, and
27 "Licensor" shall mean the copyright owner or entity authorized by the
30 "Legal Entity" shall mean the union of the acting entity and all other
38 "You" (or "Your") shall mean an individual or Legal Entity exercising
41 "Source" form shall mean the preferred form for making modifications,
45 "Object" form shall mean any form resulting from mechanical transformation
49 "Work" shall mean the work of authorship, whether in Source or Object form,
54 "Derivative Works" shall mean any work, whether in Source or Object form,
58 Derivative Works shall not include works that remain separable from, or
62 "Contribution" shall mean any work of authorship, including the original
[all …]
/Linux-v5.10/Documentation/devicetree/bindings/ata/
Dapm-xgene.txt7 - compatible : Shall contain:
9 - reg : First memory resource shall be the AHCI memory
11 Second memory resource shall be the host controller
13 Third memory resource shall be the host controller
15 4th memory resource shall be the host controller
17 5th optional memory resource shall be the host
28 - status : Shall be "ok" if enabled or "disabled" if disabled.
/Linux-v5.10/tools/testing/selftests/futex/
DREADME6 Functional tests shall test the documented behavior of the futex operation
25 o The build system shall remain as simple as possible, avoiding any archive or
27 o Where possible, any helper functions or other package-wide code shall be
30 o External dependencies shall remain as minimal as possible. Currently gcc
36 Test output shall be easily parsable by both human and machine. Title and
38 sent to stderr. Tests shall support the -c option to print PASS, FAIL, and
39 ERROR strings in color for easy visual parsing. Output shall conform to the
/Linux-v5.10/drivers/staging/greybus/Documentation/firmware/
Dfirmware-management12 Interface Manifest shall at least contain the Firmware Management Bundle and a
60 The Firmware Management core creates a device of class 'gb_fw_mgmt', which shall
142 This ioctl shall be used by the user to get the version and firmware-tag of
148 This ioctl shall be used by the user to get the version of a currently
156 This ioctl shall be used by the user to load an Interface Firmware package on
163 This ioctl shall be used by the user to request an Interface to update a
170 This ioctl shall be used by the user to increase the timeout interval within
176 This ioctl shall be used by the user to mode-switch the module to the
198 The Authentication core creates a device of class 'gb_authenticate', which shall
283 This ioctl shall be used by the user to get the endpoint UID associated with
[all …]
/Linux-v5.10/Documentation/devicetree/bindings/powerpc/fsl/
Dmpic-msgr.txt10 block. The type shall be <string-list> and the value shall be of the form
15 message register block's addressable register space. The type shall be
20 cell is interrupt-number and second cell is level-sense. The type shall be
28 Note that "bit 'n'" is numbered from LSB for PPC hardware. The type shall
38 Numbers shall start at 0.
/Linux-v5.10/Documentation/devicetree/bindings/i3c/
Dcdns,i3c-master.txt6 - compatible: shall be "cdns,i3c-master"
7 - clocks: shall reference the pclk and sysclk
8 - clock-names: shall contain "pclk" and "sysclk"
15 - #address-cells: shall be set to 1
16 - #size-cells: shall be set to 0
/Linux-v5.10/Documentation/devicetree/bindings/mtd/
Dmarvell-nand.txt14 - #address-cells: shall be set to 1. Encode the NAND CS.
15 - #size-cells: shall be set to 0.
16 - interrupts: shall define the NAND controller interrupt.
17 - clocks: shall reference the NAND controller clocks, the second one is
26 - label: see partition.txt. New platforms shall omit this property.
27 - dmas: shall reference DMA channel associated to the NAND controller.
30 - dma-names: shall be "rxtx".
38 - reg: shall contain the native Chip Select ids (0-3).
/Linux-v5.10/Documentation/devicetree/bindings/media/i2c/
Dst,st-mipid02.txt14 - compatible: shall be "st,st-mipid02"
16 - clock-names: shall be "xclk".
37 - data-lanes: shall be <1> for Port 1. for Port 0 dual-lane operation shall be
38 <1 2> or <2 1>. For Port 0 single-lane operation shall be <1> or <2>.
43 - bus-width: shall be set to <6>, <7>, <8>, <10> or <12>.
/Linux-v5.10/Documentation/devicetree/bindings/display/imx/
Dhdmi.txt14 - compatible : Shall be one of "fsl,imx6q-hdmi" or "fsl,imx6dl-hdmi".
18 - clock-names: Shall contain "iahb" and "isfr" as defined in dw_hdmi.txt.
19 - ports: See dw_hdmi.txt. The DWC HDMI shall have between one and four ports,
21 Each port shall have a single endpoint.
22 - gpr : Shall contain a phandle to the iomuxc-gpr region containing the HDMI

12345678910>>...152