Home
last modified time | relevance | path

Searched full:lane0 (Results 1 – 25 of 28) sorted by relevance

12

/Linux-v6.1/Documentation/devicetree/bindings/mfd/
Dti,j721e-system-controller.yaml87 <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */
88 <0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */
89 <0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */
90 <0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */
92 /* SERDES4 lane0/1/2/3 select */
/Linux-v6.1/Documentation/devicetree/bindings/display/bridge/
Danalogix,anx7625.yaml46 analogix,lane0-swing:
51 an array of swing register setting for DP tx lane0 PHY.
79 DP TX lane1 swing register setting same with lane0
80 swing, please refer lane0-swing property description.
150 analogix,lane0-swing = /bits/ 8 <0x14 0x54 0x64 0x74>;
/Linux-v6.1/drivers/phy/amlogic/
Dphy-meson-g12a-usb3-pcie.c215 * LANE0.TX_ALT_BLOCK.EN_ALT_BUS to enable TX to use alt bus in phy_g12a_usb3_init()
228 * LANE0.RX_OVRD_IN_HI. RX_EQ_EN set to 0 in phy_g12a_usb3_init()
229 * LANE0.RX_OVRD_IN_HI.RX_EQ_EN_OVRD set to 1 in phy_g12a_usb3_init()
230 * LANE0.RX_OVRD_IN_HI.RX_EQ set to 3 in phy_g12a_usb3_init()
231 * LANE0.RX_OVRD_IN_HI.RX_EQ_OVRD set to 1 in phy_g12a_usb3_init()
248 * LANE0.TX_OVRD_DRV_LO.PREEMPH set to 22 in phy_g12a_usb3_init()
249 * LANE0.TX_OVRD_DRV_LO.AMPLITUDE set to 127 in phy_g12a_usb3_init()
250 * LANE0.TX_OVRD_DRV_LO.EN set to 1. in phy_g12a_usb3_init()
/Linux-v6.1/drivers/phy/qualcomm/
Dphy-qcom-ipq806x-usb.c341 * LANE0.TX_ALT_BLOCK.EN_ALT_BUS to enable TX to use alt bus mode in qcom_ipq806x_usb_ss_phy_init()
364 * LANE0.RX_OVRD_IN_HI. RX_EQ_EN set to 0 in qcom_ipq806x_usb_ss_phy_init()
365 * LANE0.RX_OVRD_IN_HI.RX_EQ_EN_OVRD set to 1 in qcom_ipq806x_usb_ss_phy_init()
366 * LANE0.RX_OVRD_IN_HI.RX_EQ set based on SoC version in qcom_ipq806x_usb_ss_phy_init()
367 * LANE0.RX_OVRD_IN_HI.RX_EQ_OVRD set to 1 in qcom_ipq806x_usb_ss_phy_init()
385 * LANE0.TX_OVRD_DRV_LO.PREEMPH set based on SoC version in qcom_ipq806x_usb_ss_phy_init()
386 * LANE0.TX_OVRD_DRV_LO.AMPLITUDE set to 110 in qcom_ipq806x_usb_ss_phy_init()
387 * LANE0.TX_OVRD_DRV_LO.EN set to 1. in qcom_ipq806x_usb_ss_phy_init()
/Linux-v6.1/Documentation/devicetree/bindings/pci/
Dpci-armada8k.txt25 Must be "cp0-pcie0-x4-lane0-phy", "cp0-pcie0-x4-lane1-phy" for
/Linux-v6.1/Documentation/devicetree/bindings/phy/
Dqcom,msm8996-qmp-pcie-phy.yaml87 - lane0
/Linux-v6.1/drivers/phy/marvell/
Dphy-mvebu-a3700-comphy.c186 * lane0: USB3/GbE1 PHY Configuration 1
207 * lane0: USB3/GbE1 PHY Status 1
220 /* bit4: 0: Lane0 is GbE1; 1: Lane0 is USB3 */
222 /* bit8: 0: Lane0 is USB3 instead of GbE1, Lane2 is SATA; 1: Lane2 is USB3 */
/Linux-v6.1/arch/arm64/boot/dts/rockchip/
Drk3568.dtsi155 /* bifurcation; lane0 when using 1+1 */
/Linux-v6.1/arch/arm64/boot/dts/marvell/
Darmada-8040-mcbin.dtsi188 phy-names = "cp0-pcie0-x4-lane0-phy", "cp0-pcie0-x4-lane1-phy",
Darmada-8040-puzzle-m801.dts521 phy-names = "cp1-pcie0-x2-lane0-phy", "cp1-pcie0-x2-lane1-phy";
/Linux-v6.1/drivers/gpu/drm/amd/display/include/
Dgrph_object_ctrl_defs.h242 uint8_t lane0:2; /* Mapping for lane 0 */ member
/Linux-v6.1/drivers/phy/rockchip/
Dphy-rockchip-dphy-rx0.c211 /* HS RX Control of lane0 */ in rk_dphy_enable()
/Linux-v6.1/arch/arm64/boot/dts/ti/
Dk3-j721e-main.dtsi50 mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */
51 <0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */
52 <0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */
53 <0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */
55 /* SERDES4 lane0/1/2/3 select */
Dk3-j7200-main.dtsi38 mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */
Dk3-am64-main.dtsi50 mux-reg-masks = <0x4080 0x3>; /* SERDES0 lane0 select */
/Linux-v6.1/drivers/net/ethernet/ti/
Dnetcp_xgbepcsr.c258 /* For 2 lane Phy-B, lane0 is actually lane1 */ in netcp_xgbe_serdes_write_tbus_addr()
/Linux-v6.1/drivers/ufs/host/
Dufs-hisi.c62 dev_err(hba->dev, "%s: invalid TX_FSM_STATE, lane0 = %d, lane1 = %d\n", in ufs_hisi_check_hibern8()
/Linux-v6.1/drivers/phy/samsung/
Dphy-exynos5-usbdrd.c656 * register LANE0.TX_DEBUG which is internal to PHY. in exynos5420_usbdrd_phy_calibrate()
/Linux-v6.1/arch/arm64/boot/dts/qcom/
Dipq6018.dtsi409 <0x0 0x84800 0x0 0x4f4>; /* PCS: Lane0, COM, PCIE */
Dmsm8996.dtsi613 reset-names = "lane0";
/Linux-v6.1/drivers/ata/
Dahci_imx.c40 /* Lane0 Output Status Register */
/Linux-v6.1/drivers/gpu/drm/bridge/analogix/
Danx7625.c1628 "analogix,lane0-swing", &num_regs)) { in anx7625_get_swing_setting()
1633 of_property_read_u8_array(dev->of_node, "analogix,lane0-swing", in anx7625_get_swing_setting()
/Linux-v6.1/drivers/gpu/drm/rockchip/
Ddw-mipi-dsi-rockchip.c1259 * Set clock lane and hsfreqrange by lane0(test code 0x44) in dw_mipi_dsi_dphy_power_on()
/Linux-v6.1/drivers/gpu/drm/omapdrm/dss/
Ddsi.c1462 /* return bitmask of enabled lanes, lane0 being the lsb */
/Linux-v6.1/drivers/video/fbdev/omap2/omapfb/dss/
Ddsi.c2038 /* return bitmask of enabled lanes, lane0 being the lsb */

12