Searched full:mpcore (Results 1 – 25 of 33) sorted by relevance
12
/Linux-v6.1/Documentation/devicetree/bindings/arm/marvell/ |
D | armada-380-mpcore-soc-ctrl.txt | 1 Marvell Armada 38x CA9 MPcore SoC Controller 6 - compatible: Should be "marvell,armada-380-mpcore-soc-ctrl". 9 datasheet for the CA9 MPcore SoC Control registers 11 mpcore-soc-ctrl@20d20 { 12 compatible = "marvell,armada-380-mpcore-soc-ctrl";
|
/Linux-v6.1/Documentation/devicetree/bindings/arm/ |
D | arm,scu.yaml | 13 As part of the MPCore complex, Cortex-A5 and Cortex-A9 are provided 18 - Cortex-A9: see DDI0407E Cortex-A9 MPCore Technical Reference Manual 20 - Cortex-A5: see DDI0434B Cortex-A5 MPCore Technical Reference Manual 22 - ARM11 MPCore: see DDI0360F ARM 11 MPCore Processor Technical Reference
|
D | arm,realview.yaml | 15 the earlier CPUs such as TrustZone and multicore (MPCore). 32 - description: ARM RealView Platform Baseboard for ARM 11 MPCore 34 multiprocessing with ARM11 using MPCore using symmetric
|
D | arm,vexpress-juno.yaml | 46 in MPCore configuration in a test chip on the core tile. See ARM 58 cores in a MPCore configuration in a test chip on the core tile. See 71 CPU cores and 3 Cortex A7 cores in a big.LITTLE MPCore configuration
|
D | cpus.yaml | 51 On ARM 11 MPcore based systems this property is
|
/Linux-v6.1/arch/arm/mach-cns3xxx/ |
D | Kconfig | 16 Include support for the Cavium Networks CNS3420 MPCore Platform 18 This is a platform with an on-board ARM11 MPCore and has support
|
D | cns3xxx.h | 518 * ARM11 MPCore interrupt sources (primary GIC)
|
/Linux-v6.1/arch/arm/boot/dts/ |
D | arm-realview-eb-a9mp.dts | 27 model = "ARM RealView EB Cortex A9 MPCore"; 30 * This is the Cortex A9 MPCore tile used with the
|
D | arm-realview-eb-11mp.dts | 31 * This is the ARM11 MPCore tile (HBI-0146) used with the RealView EB. 35 * qemu-system-arm -M realview-eb-mpcore -smp cpus=4
|
D | arm-realview-eb-mp.dtsi | 28 * This is the common include file for all MPCore variants of the 30 * and Cortex-A9 MPCore.
|
D | arm-realview-eb-a9mp-bbrevd.dts | 27 model = "ARM RealView EB Baseboard Rev D Cortex A9 MPCore";
|
D | xenvm-4.2.dts | 6 * Cortex-A15 MPCore (V2P-CA15)
|
D | bcm53573.dtsi | 35 mpcore@18310000 {
|
D | vexpress-v2p-ca5s.dts | 6 * Cortex-A5 MPCore (V2P-CA5s)
|
D | vexpress-v2p-ca15-tc1.dts | 6 * Cortex-A15 MPCore (V2P-CA15)
|
D | armada-39x.dtsi | 304 mpcore-soc-ctrl@20d20 { 305 compatible = "marvell,armada-380-mpcore-soc-ctrl";
|
D | vexpress-v2p-ca9.dts | 6 * Cortex-A9 MPCore (V2P-CA9)
|
D | armada-38x.dtsi | 445 mpcore-soc-ctrl@20d20 { 446 compatible = "marvell,armada-380-mpcore-soc-ctrl";
|
D | bcm-hr2.dtsi | 62 mpcore@19000000 {
|
D | bcm5301x.dtsi | 47 mpcore-bus@19000000 {
|
/Linux-v6.1/Documentation/devicetree/bindings/display/tegra/ |
D | nvidia,tegra20-host1x.yaml | 242 interrupts = <0 65 0x04>, /* mpcore syncpt */ 243 <0 67 0x04>; /* mpcore general */ 378 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, /* mpcore syncpt */ 379 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* mpcore general */
|
/Linux-v6.1/Documentation/arm/keystone/ |
D | overview.rst | 7 Keystone range of SoCs are based on ARM Cortex-A15 MPCore Processors
|
/Linux-v6.1/arch/arm/mach-mvebu/ |
D | pmsu.c | 79 /* CA9 MPcore SoC Control registers */ 442 "marvell,armada-380-mpcore-soc-ctrl"); in armada_38x_cpuidle_init()
|
/Linux-v6.1/arch/arm/mm/ |
D | cache-v6.S | 29 * MPCore.
|
/Linux-v6.1/arch/arm/ |
D | Kconfig | 628 It does not affect the MPCore. This option enables the ARM Ltd. 694 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 789 affecting Cortex-A9 MPCore with two or more processors (all
|
12