/Linux-v6.1/arch/m68k/ifpsp060/ |
D | pfpsp.sa | 1 dc.l $60ff0000,$17400000,$60ff0000,$15f40000 2 dc.l $60ff0000,$02b60000,$60ff0000,$04700000 3 dc.l $60ff0000,$1b100000,$60ff0000,$19aa0000 4 dc.l $60ff0000,$1b5a0000,$60ff0000,$062e0000 5 dc.l $60ff0000,$102c0000,$51fc51fc,$51fc51fc 6 dc.l $51fc51fc,$51fc51fc,$51fc51fc,$51fc51fc 7 dc.l $51fc51fc,$51fc51fc,$51fc51fc,$51fc51fc 8 dc.l $51fc51fc,$51fc51fc,$51fc51fc,$51fc51fc 9 dc.l $2f00203a,$ff2c487b,$0930ffff,$fef8202f 10 dc.l $00044e74,$00042f00,$203afef2,$487b0930 [all …]
|
D | fplsp.sa | 1 dc.l $60ff0000,$238e0000,$60ff0000,$24200000 2 dc.l $60ff0000,$24b60000,$60ff0000,$11060000 3 dc.l $60ff0000,$11980000,$60ff0000,$122e0000 4 dc.l $60ff0000,$0f160000,$60ff0000,$0fa80000 5 dc.l $60ff0000,$103e0000,$60ff0000,$12ae0000 6 dc.l $60ff0000,$13400000,$60ff0000,$13d60000 7 dc.l $60ff0000,$05ae0000,$60ff0000,$06400000 8 dc.l $60ff0000,$06d60000,$60ff0000,$213e0000 9 dc.l $60ff0000,$21d00000,$60ff0000,$22660000 10 dc.l $60ff0000,$16160000,$60ff0000,$16a80000 [all …]
|
D | itest.sa | 1 dc.l $60ff0000,$005c5465,$7374696e,$67203638 2 dc.l $30363020,$49535020,$73746172,$7465643a 3 dc.l $0a007061,$73736564,$0a002066,$61696c65 4 dc.l $640a0000,$4a80660e,$487affe8,$61ff0000 5 dc.l $4f9a588f,$4e752f01,$61ff0000,$4fa4588f 6 dc.l $487affd8,$61ff0000,$4f82588f,$4e754e56 7 dc.l $ff6048e7,$3f3c487a,$ff9e61ff,$00004f6c 8 dc.l $588f42ae,$ff78487b,$01700000,$00ea61ff 9 dc.l $00004f58,$588f61ff,$000000f0,$61ffffff 10 dc.l $ffa642ae,$ff78487b,$01700000,$0af661ff [all …]
|
D | ftest.sa | 1 dc.l $60ff0000,$00d40000,$60ff0000,$016c0000 2 dc.l $60ff0000,$01a80000,$54657374,$696e6720 3 dc.l $36383036,$30204650,$53502073,$74617274 4 dc.l $65643a0a,$00546573,$74696e67,$20363830 5 dc.l $36302046,$50535020,$756e696d,$706c656d 6 dc.l $656e7465,$6420696e,$73747275,$6374696f 7 dc.l $6e207374,$61727465,$643a0a00,$54657374 8 dc.l $696e6720,$36383036,$30204650,$53502065 9 dc.l $78636570,$74696f6e,$20656e61,$626c6564 10 dc.l $20737461,$72746564,$3a0a0070,$61737365 [all …]
|
D | ilsp.sa | 1 dc.l $60ff0000,$01fe0000,$60ff0000,$02080000 2 dc.l $60ff0000,$04900000,$60ff0000,$04080000 3 dc.l $60ff0000,$051e0000,$60ff0000,$053c0000 4 dc.l $60ff0000,$055a0000,$60ff0000,$05740000 5 dc.l $60ff0000,$05940000,$60ff0000,$05b40000 6 dc.l $51fc51fc,$51fc51fc,$51fc51fc,$51fc51fc 7 dc.l $51fc51fc,$51fc51fc,$51fc51fc,$51fc51fc 8 dc.l $51fc51fc,$51fc51fc,$51fc51fc,$51fc51fc 9 dc.l $51fc51fc,$51fc51fc,$51fc51fc,$51fc51fc 10 dc.l $51fc51fc,$51fc51fc,$51fc51fc,$51fc51fc [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/display/dc/dcn10/ |
D | dcn10_hw_sequencer.h | 32 struct dc; 34 void dcn10_hw_sequencer_construct(struct dc *dc); 38 struct dc *dc, 42 void dcn10_setup_vupdate_interrupt(struct dc *dc, struct pipe_ctx *pipe_ctx); 46 struct dc *dc); 48 struct dc *dc, 51 struct dc *dc, 54 struct dc *dc, 57 void dcn10_cursor_lock(struct dc *dc, struct pipe_ctx *pipe, bool lock); 59 struct dc *dc, [all …]
|
/Linux-v6.1/drivers/dma/ |
D | txx9dmac.c | 24 static struct txx9dmac_cregs __iomem *__dma_regs(const struct txx9dmac_chan *dc) in __dma_regs() argument 26 return dc->ch_regs; in __dma_regs() 30 const struct txx9dmac_chan *dc) in __dma_regs32() argument 32 return dc->ch_regs; in __dma_regs32() 35 #define channel64_readq(dc, name) \ argument 36 __raw_readq(&(__dma_regs(dc)->name)) 37 #define channel64_writeq(dc, name, val) \ argument 38 __raw_writeq((val), &(__dma_regs(dc)->name)) 39 #define channel64_readl(dc, name) \ argument 40 __raw_readl(&(__dma_regs(dc)->name)) [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/display/dc/inc/ |
D | hw_sequencer.h | 49 void (*hardware_release)(struct dc *dc); 56 void (*init_hw)(struct dc *dc); 57 void (*power_down_on_boot)(struct dc *dc); 58 void (*enable_accelerated_mode)(struct dc *dc, 60 enum dc_status (*apply_ctx_to_hw)(struct dc *dc, 62 void (*disable_plane)(struct dc *dc, struct pipe_ctx *pipe_ctx); 63 void (*disable_pixel_data)(struct dc *dc, struct pipe_ctx *pipe_ctx, bool blank); 64 void (*apply_ctx_for_surface)(struct dc *dc, 67 void (*program_front_end_for_ctx)(struct dc *dc, 69 void (*wait_for_pending_cleared)(struct dc *dc, [all …]
|
D | hw_sequencer_private.h | 75 void (*disable_stream_gating)(struct dc *dc, struct pipe_ctx *pipe_ctx); 76 void (*enable_stream_gating)(struct dc *dc, struct pipe_ctx *pipe_ctx); 77 void (*init_pipes)(struct dc *dc, struct dc_state *context); 78 void (*reset_hw_ctx_wrap)(struct dc *dc, struct dc_state *context); 79 void (*update_plane_addr)(const struct dc *dc, 81 void (*plane_atomic_disconnect)(struct dc *dc, 83 void (*update_mpcc)(struct dc *dc, struct pipe_ctx *pipe_ctx); 84 bool (*set_input_transfer_func)(struct dc *dc, 87 bool (*set_output_transfer_func)(struct dc *dc, 90 void (*power_down)(struct dc *dc); [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/display/dc/dcn20/ |
D | dcn20_hwseq.h | 36 struct dc *dc, 39 struct dc *dc, 41 void dcn20_update_plane_addr(const struct dc *dc, struct pipe_ctx *pipe_ctx); 42 void dcn20_update_mpcc(struct dc *dc, struct pipe_ctx *pipe_ctx); 43 bool dcn20_set_input_transfer_func(struct dc *dc, struct pipe_ctx *pipe_ctx, 45 bool dcn20_set_output_transfer_func(struct dc *dc, struct pipe_ctx *pipe_ctx, 47 void dcn20_program_output_csc(struct dc *dc, 55 void dcn20_disable_plane(struct dc *dc, struct pipe_ctx *pipe_ctx); 57 struct dc *dc, 61 struct dc *dc, [all …]
|
/Linux-v6.1/drivers/tty/ |
D | nozomi.c | 331 struct nozomi *dc; member 479 static void nozomi_setup_memory(struct nozomi *dc) in nozomi_setup_memory() argument 481 void __iomem *offset = dc->base_addr + dc->config_table.dl_start; in nozomi_setup_memory() 488 dc->port[PORT_MDM].dl_addr[CH_A] = offset; in nozomi_setup_memory() 489 dc->port[PORT_MDM].dl_addr[CH_B] = in nozomi_setup_memory() 490 (offset += dc->config_table.dl_mdm_len1); in nozomi_setup_memory() 491 dc->port[PORT_MDM].dl_size[CH_A] = in nozomi_setup_memory() 492 dc->config_table.dl_mdm_len1 - buff_offset; in nozomi_setup_memory() 493 dc->port[PORT_MDM].dl_size[CH_B] = in nozomi_setup_memory() 494 dc->config_table.dl_mdm_len2 - buff_offset; in nozomi_setup_memory() [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/display/dc/core/ |
D | dc.c | 27 #include "dc.h" 82 dc->ctx 85 dc->ctx->logger 92 * DC is the OS-agnostic component of the amdgpu DC driver. 94 * DC maintains and validates a set of structs representing the state of the 97 * Main DC HW structs: 99 * struct dc - The central struct. One per driver. Created on driver load, 103 * Used as a backpointer by most other structs in dc. 116 * Main dc state structs: 119 * these structs in dc->current_state representing the currently programmed state. [all …]
|
D | dc_stream.c | 28 #include "dc.h" 35 #define DC_LOGGER dc->ctx->logger 48 if (stream->ctx->dc->caps.dual_link_dvi && in update_stream_signal() 204 if (new_stream->ctx->dc->res_pool->funcs->link_encs_assign) in dc_copy_stream() 213 * dc_stream_get_status_from_state - Get stream status from given dc state 214 * @state: DC state to find the stream status in 217 * The given stream is expected to exist in the given dc state. Otherwise, NULL 241 * The given stream is expected to exist in dc->current_state. Otherwise, NULL 247 struct dc *dc = stream->ctx->dc; in dc_stream_get_status() local 248 return dc_stream_get_status_from_state(dc->current_state, stream); in dc_stream_get_status() [all …]
|
/Linux-v6.1/drivers/md/ |
D | dm-delay.c | 53 struct delay_c *dc = from_timer(dc, t, delay_timer); in handle_delayed_timer() local 55 queue_work(dc->kdelayd_wq, &dc->flush_expired_bios); in handle_delayed_timer() 58 static void queue_timeout(struct delay_c *dc, unsigned long expires) in queue_timeout() argument 60 mutex_lock(&dc->timer_lock); in queue_timeout() 62 if (!timer_pending(&dc->delay_timer) || expires < dc->delay_timer.expires) in queue_timeout() 63 mod_timer(&dc->delay_timer, expires); in queue_timeout() 65 mutex_unlock(&dc->timer_lock); in queue_timeout() 80 static struct bio *flush_delayed_bios(struct delay_c *dc, int flush_all) in flush_delayed_bios() argument 88 list_for_each_entry_safe(delayed, next, &dc->delayed_bios, list) { in flush_delayed_bios() 107 queue_timeout(dc, next_expires); in flush_delayed_bios() [all …]
|
/Linux-v6.1/drivers/md/bcache/ |
D | writeback.c | 30 static uint64_t __calc_target_rate(struct cached_dev *dc) in __calc_target_rate() argument 32 struct cache_set *c = dc->disk.c; in __calc_target_rate() 48 div64_u64(bdev_nr_sectors(dc->bdev) << WRITEBACK_SHARE_SHIFT, in __calc_target_rate() 52 div_u64(cache_sectors * dc->writeback_percent, 100); in __calc_target_rate() 61 static void __update_writeback_rate(struct cached_dev *dc) in __update_writeback_rate() argument 83 int64_t target = __calc_target_rate(dc); in __update_writeback_rate() 84 int64_t dirty = bcache_dev_sectors_dirty(&dc->disk); in __update_writeback_rate() 87 div_s64(error, dc->writeback_rate_p_term_inverse); in __update_writeback_rate() 101 struct cache_set *c = dc->disk.c; in __update_writeback_rate() 105 if (dc->writeback_consider_fragment && in __update_writeback_rate() [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/display/dc/dcn31/ |
D | dcn31_hwseq.c | 62 dc->ctx->logger 69 static void enable_memory_low_power(struct dc *dc) in enable_memory_low_power() argument 71 struct dce_hwseq *hws = dc->hwseq; in enable_memory_low_power() 74 if (dc->debug.enable_mem_low_power.bits.dmcu) { in enable_memory_low_power() 76 if (dc->debug.disable_dmcu || dc->config.disable_dmcu) { in enable_memory_low_power() 82 if (dc->debug.enable_mem_low_power.bits.optc) { in enable_memory_low_power() 87 if (dc->debug.enable_mem_low_power.bits.vga) { in enable_memory_low_power() 92 if (dc->debug.enable_mem_low_power.bits.mpc) in enable_memory_low_power() 93 dc->res_pool->mpc->funcs->set_mpc_mem_lp_mode(dc->res_pool->mpc); in enable_memory_low_power() 96 …if (dc->debug.enable_mem_low_power.bits.vpg && dc->res_pool->stream_enc[0]->vpg->funcs->vpg_powerd… in enable_memory_low_power() [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/display/dc/dcn30/ |
D | dcn30_hwseq.c | 66 dc->ctx->logger 99 struct mpc *mpc = pipe_ctx->stream_res.opp->ctx->dc->res_pool->mpc; in dcn30_set_mpc_shaper_3dlut() 146 bool dcn30_set_input_transfer_func(struct dc *dc, in dcn30_set_input_transfer_func() argument 150 struct dce_hwseq *hws = dc->hwseq; in dcn30_set_input_transfer_func() 189 bool dcn30_set_output_transfer_func(struct dc *dc, in dcn30_set_output_transfer_func() argument 194 struct mpc *mpc = pipe_ctx->stream_res.opp->ctx->dc->res_pool->mpc; in dcn30_set_output_transfer_func() 222 struct dc *dc, in dcn30_set_writeback() argument 232 ASSERT(wb_info->mpcc_inst < dc->res_pool->mpcc_count); in dcn30_set_writeback() 233 mcif_wb = dc->res_pool->mcif_wb[wb_info->dwb_pipe_inst]; in dcn30_set_writeback() 237 dc->res_pool->mpc->funcs->set_dwb_mux(dc->res_pool->mpc, in dcn30_set_writeback() [all …]
|
D | dcn30_hwseq.h | 31 struct dc; 33 void dcn30_init_hw(struct dc *dc); 35 struct dc *dc, 39 struct dc *dc, 43 struct dc *dc, 47 struct dc *dc, 51 struct dc *dc, 58 bool dcn30_set_input_transfer_func(struct dc *dc, 61 bool dcn30_set_output_transfer_func(struct dc *dc, 68 bool dcn30_does_plane_fit_in_mall(struct dc *dc, struct dc_plane_state *plane, [all …]
|
D | dcn30_resource.h | 34 struct dc; 46 struct dc *dc); 49 struct dc *dc, 59 bool dcn30_validate_bandwidth(struct dc *dc, struct dc_state *context, 62 struct dc *dc, 69 struct dc *dc, struct dc_state *context, 73 void dcn30_update_soc_for_wm_a(struct dc *dc, struct dc_state *context); 75 struct dc *dc, struct resource_context *res_ctx, display_e2e_pipe_params_st *pipes); 78 struct dc *dc, struct dc_state *context, 96 struct dc *dc, [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/display/dc/dml/calcs/ |
D | dcn_calcs.c | 28 #include "dc.h" 40 dc->ctx->logger 318 if (pipe->plane_res.dpp->ctx->dc->debug.optimized_watermark) { in pipe_ctx_to_e2e_pipe_params() 333 input->src.dcc = pipe->plane_res.dpp->ctx->dc->res_pool->hubbub->funcs-> in pipe_ctx_to_e2e_pipe_params() 453 const struct dc *dc, in dcn_bw_calc_rq_dlg_ttu() argument 458 struct display_mode_lib *dml = (struct display_mode_lib *)(&dc->dml); in dcn_bw_calc_rq_dlg_ttu() 497 input->clks_cfg.refclk_mhz = dc->res_pool->ref_clocks.dchub_ref_clock_inKhz / 1000.0; in dcn_bw_calc_rq_dlg_ttu() 500 // dc->dml.logger = pool->base.logger; in dcn_bw_calc_rq_dlg_ttu() 638 static bool dcn_bw_apply_registry_override(struct dc *dc) in dcn_bw_apply_registry_override() argument 642 if ((int)(dc->dcn_soc->sr_exit_time * 1000) != dc->debug.sr_exit_time_ns in dcn_bw_apply_registry_override() [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/display/dc/dml/ |
D | Makefile | 57 CFLAGS_$(AMDDALPATH)/dc/dml/display_mode_lib.o := $(dml_ccflags) 60 CFLAGS_$(AMDDALPATH)/dc/dml/display_mode_vba.o := $(dml_ccflags) 61 CFLAGS_$(AMDDALPATH)/dc/dml/dcn10/dcn10_fpu.o := $(dml_ccflags) 62 CFLAGS_$(AMDDALPATH)/dc/dml/dcn20/dcn20_fpu.o := $(dml_ccflags) 63 CFLAGS_$(AMDDALPATH)/dc/dml/dcn20/display_mode_vba_20.o := $(dml_ccflags) 64 CFLAGS_$(AMDDALPATH)/dc/dml/dcn20/display_rq_dlg_calc_20.o := $(dml_ccflags) 65 CFLAGS_$(AMDDALPATH)/dc/dml/dcn20/display_mode_vba_20v2.o := $(dml_ccflags) 66 CFLAGS_$(AMDDALPATH)/dc/dml/dcn20/display_rq_dlg_calc_20v2.o := $(dml_ccflags) 67 CFLAGS_$(AMDDALPATH)/dc/dml/dcn21/display_mode_vba_21.o := $(dml_ccflags) 68 CFLAGS_$(AMDDALPATH)/dc/dml/dcn21/display_rq_dlg_calc_21.o := $(dml_ccflags) [all …]
|
/Linux-v6.1/drivers/gpu/drm/tegra/ |
D | dc.c | 31 #include "dc.h" 49 static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset) in tegra_dc_readl_active() argument 53 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS); in tegra_dc_readl_active() 54 value = tegra_dc_readl(dc, offset); in tegra_dc_readl_active() 55 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS); in tegra_dc_readl_active() 78 dev_WARN(plane->dc->dev, "invalid offset: %x\n", offset); in tegra_plane_offset() 86 return tegra_dc_readl(plane->dc, tegra_plane_offset(plane, offset)); in tegra_plane_readl() 92 tegra_dc_writel(plane->dc, value, tegra_plane_offset(plane, offset)); in tegra_plane_writel() 95 bool tegra_dc_has_output(struct tegra_dc *dc, struct device *dev) in tegra_dc_has_output() argument 97 struct device_node *np = dc->dev->of_node; in tegra_dc_has_output() [all …]
|
/Linux-v6.1/drivers/scsi/esas2r/ |
D | esas2r_disc.c | 291 struct esas2r_disc_context *dc = &a->disc_ctx; in esas2r_disc_queue_event() local 298 dc->disc_evt |= disc_evt; in esas2r_disc_queue_event() 314 struct esas2r_disc_context *dc = &a->disc_ctx; in esas2r_disc_start_port() local 326 if (dc->disc_evt) { in esas2r_disc_start_port() 352 esas2r_trace("disc_evt: %d", dc->disc_evt); in esas2r_disc_start_port() 354 dc->flags = 0; in esas2r_disc_start_port() 357 dc->flags |= DCF_POLLED; in esas2r_disc_start_port() 359 rq->interrupt_cx = dc; in esas2r_disc_start_port() 363 if (dc->disc_evt & DCDE_DEV_SCAN) { in esas2r_disc_start_port() 364 dc->disc_evt &= ~DCDE_DEV_SCAN; in esas2r_disc_start_port() [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/display/dc/ |
D | dc_stream.h | 89 /* source MPCC instance. for use by internally by dc */ 247 /* Output from DC when stream state is committed or altered 248 * DC may only access these values during: 330 bool dc_update_planes_and_stream(struct dc *dc, 345 void dc_commit_updates_for_stream(struct dc *dc, 354 void dc_stream_log(const struct dc *dc, const struct dc_stream_state *stream); 356 uint8_t dc_get_current_stream_count(struct dc *dc); 357 struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i); 382 struct dc *dc, 387 struct dc *dc, [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/display/dc/dcn32/ |
D | dcn32_hwseq.h | 31 struct dc; 44 bool dcn32_apply_idle_power_optimizations(struct dc *dc, bool enable); 46 void dcn32_cab_for_ss_control(struct dc *dc, bool enable); 48 void dcn32_commit_subvp_config(struct dc *dc, struct dc_state *context); 53 bool dcn32_set_input_transfer_func(struct dc *dc, 57 bool dcn32_set_output_transfer_func(struct dc *dc, 61 void dcn32_init_hw(struct dc *dc); 63 void dcn32_program_mall_pipe_config(struct dc *dc, struct dc_state *context); 65 void dcn32_update_mall_sel(struct dc *dc, struct dc_state *context); 67 void dcn32_subvp_update_force_pstate(struct dc *dc, struct dc_state *context); [all …]
|