/Linux-v5.10/drivers/bus/ |
D | bt1-axi.c | 8 * Baikal-T1 AXI-bus driver 35 * struct bt1_axi - Baikal-T1 AXI-bus private data 37 * @qos_regs: AXI Interconnect QoS tuning registers. 40 * @aclk: AXI reference clock. 41 * @arst: AXI Interconnect reset line. 60 struct bt1_axi *axi = data; in bt1_axi_isr() local 63 regmap_read(axi->sys_regs, BT1_AXI_WERRL, &low); in bt1_axi_isr() 64 regmap_read(axi->sys_regs, BT1_AXI_WERRH, &high); in bt1_axi_isr() 66 dev_crit_ratelimited(axi->dev, in bt1_axi_isr() 67 "AXI-bus fault %d: %s at 0x%x%08x\n", in bt1_axi_isr() [all …]
|
/Linux-v5.10/drivers/staging/axis-fifo/ |
D | axis-fifo.txt | 1 Xilinx AXI-Stream FIFO v4.1 IP core 3 This IP core has read and write AXI-Stream FIFOs, the contents of which can 17 - compatible: Should be "xlnx,axi-fifo-mm-s-4.1" 22 - xlnx,axi-str-rxd-protocol: Should be "XIL_AXI_STREAM_ETH_DATA" 23 - xlnx,axi-str-rxd-tdata-width: Should be <0x20> 24 - xlnx,axi-str-txc-protocol: Should be "XIL_AXI_STREAM_ETH_CTRL" 25 - xlnx,axi-str-txc-tdata-width: Should be <0x20> 26 - xlnx,axi-str-txd-protocol: Should be "XIL_AXI_STREAM_ETH_DATA" 27 - xlnx,axi-str-txd-tdata-width: Should be <0x20> 28 - xlnx,axis-tdest-width: AXI-Stream TDEST width (ignored by the driver) [all …]
|
D | Kconfig | 3 # "Xilinx AXI-Stream FIFO IP core driver" 6 tristate "Xilinx AXI-Stream FIFO IP core driver" 9 This adds support for the Xilinx AXI-Stream FIFO IP core driver. 10 The AXI Streaming FIFO allows memory mapped access to a AXI Streaming 11 interface. The Xilinx AXI-Stream FIFO IP core can be used to interface 12 to the AXI Ethernet without the need to use DMA.
|
/Linux-v5.10/Documentation/devicetree/bindings/dma/xilinx/ |
D | xilinx_dma.txt | 1 Xilinx AXI VDMA engine, it does transfers between memory and video devices. 6 Xilinx AXI DMA engine, it does transfers between memory and AXI4 stream 11 Xilinx AXI CDMA engine, it does transfers between memory-mapped source 14 Xilinx AXI MCDMA engine, it does transfer between memory and AXI4 stream 20 "xlnx,axi-vdma-1.00.a" 21 "xlnx,axi-dma-1.00.a" 22 "xlnx,axi-cdma-1.00.a" 23 "xlnx,axi-mcdma-1.00.a" 47 Optional properties for AXI DMA and MCDMA: 61 For VDMA: It should be either "xlnx,axi-vdma-mm2s-channel" or [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/net/ |
D | xilinx_axienet.txt | 1 XILINX AXI ETHERNET Device Tree Bindings 4 Also called AXI 1G/2.5G Ethernet Subsystem, the xilinx axi ethernet IP core 10 Management configuration is done through the AXI interface, while payload is 11 sent and received through means of an AXI DMA controller. This driver 12 includes the DMA driver code, so this driver is incompatible with AXI DMA 18 - compatible : Must be one of "xlnx,axi-ethernet-1.00.a", 19 "xlnx,axi-ethernet-1.01.a", "xlnx,axi-ethernet-2.01.a" 21 and length of the AXI DMA controller IO space, unless 41 - clocks : AXI bus clock for the device. Refer to common clock bindings. 47 for the AXI DMA controller used by this device. [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/clock/ |
D | allwinner,sun4i-a10-axi-clk.yaml | 4 $id: http://devicetree.org/schemas/clock/allwinner,sun4i-a10-axi-clk.yaml# 7 title: Allwinner A10 AXI Clock Device Tree Bindings 21 - allwinner,sun4i-a10-axi-clk 22 - allwinner,sun8i-a23-axi-clk 44 axi@1c20054 { 46 compatible = "allwinner,sun4i-a10-axi-clk"; 49 clock-output-names = "axi"; 55 compatible = "allwinner,sun8i-a23-axi-clk"; 58 clock-output-names = "axi";
|
D | baikal,bt1-ccu-div.yaml | 26 3) AXI-bus clock dividers (AXI) - described in this binding file. 38 +----+ | | | +-|AXI|-|- AXI-bus 52 domain (like AXI-bus or System Device consumers). The dividers have the 78 Similarly the dividers with output clocks utilized as AXI-bus reference clocks 79 are called AXI-bus CCU. Both of them use the common clock bindings with no 82 'include/dt-bindings/reset/bt1-ccu.h'. Since System Devices and AXI-bus CCU 90 const: baikal,bt1-ccu-axi 125 - baikal,bt1-ccu-axi 150 # AXI-bus Clock Control Unit node: 155 compatible = "baikal,bt1-ccu-axi";
|
D | axi-clkgen.txt | 1 Binding for the axi-clkgen clock generator 8 - compatible : shall be "adi,axi-clkgen-1.00.a" or "adi,axi-clkgen-2.00.a". 10 - reg : Address and length of the axi-clkgen register set. 21 compatible = "adi,axi-clkgen";
|
/Linux-v5.10/Documentation/devicetree/bindings/pci/ |
D | qcom,pcie.txt | 101 - "bus_master" Master AXI clock 102 - "bus_slave" Slave AXI clock 111 - "bus_master" Master AXI clock 112 - "bus_slave" Slave AXI clock 119 - "axi_m" AXI Master clock 120 - "axi_s" AXI Slave clock 130 - "master_bus" AXI Master clock 131 - "slave_bus" AXI Slave clock 139 - "bus_master" Master AXI clock 140 - "bus_slave" Slave AXI clock [all …]
|
D | xilinx-pcie.txt | 1 * Xilinx AXI PCIe Root Port Bridge DT description 8 - compatible: Should contain "xlnx,axi-pcie-host-1.00.a" 9 - reg: Should contain AXI PCIe registers location and length 11 - interrupts: Should contain AXI PCIe interrupt 42 pci_express: axi-pcie@50000000 { 46 compatible = "xlnx,axi-pcie-host-1.00.a"; 66 pci_express: axi-pcie@10000000 { 70 compatible = "xlnx,axi-pcie-host-1.00.a";
|
/Linux-v5.10/Documentation/devicetree/bindings/dma/ |
D | snps,dw-axi-dmac.txt | 1 Synopsys DesignWare AXI DMA Controller 4 - compatible: "snps,axi-dma-1.01a" 9 - snps,dma-masters: Number of AXI masters supported by the hardware. 10 - snps,data-width: Maximum AXI data width supported by hardware. 19 - snps,axi-max-burst-len: Restrict master AXI burst length by value specified 20 in this property. If this property is missing the maximum AXI burst length 26 compatible = "snps,axi-dma-1.01a"; 38 snps,axi-max-burst-len = <16>;
|
D | adi,axi-dmac.txt | 1 Analog Devices AXI-DMAC DMA controller 4 - compatible: Must be "adi,axi-dmac-1.00.a". 7 - clocks: Phandle and specifier to the controllers AXI interface clock 26 0 (AXI_DMAC_TYPE_AXI_MM): Memory mapped AXI interface 27 1 (AXI_DMAC_TYPE_AXI_STREAM): Streaming AXI interface 36 DMA clients connected to the AXI-DMAC DMA controller must use the format 43 compatible = "adi,axi-dmac-1.00.a";
|
/Linux-v5.10/Documentation/devicetree/bindings/bus/ |
D | baikal,bt1-axi.yaml | 5 $id: http://devicetree.org/schemas/bus/baikal,bt1-axi.yaml# 8 title: Baikal-T1 AXI-bus 16 cores. Traffic arbitration is done by means of DW AXI Interconnect (so 17 called AXI Main Interconnect) routing IO requests from one block to 21 an IRQ is raised and a faulty situation is reported to the AXI EHB 22 (Errors Handler Block) embedded on top of the DW AXI Interconnect and 31 const: baikal,bt1-axi 36 - description: Synopsys DesignWare AXI Interconnect QoS registers 37 - description: AXI EHB MMIO system controller registers 87 compatible = "baikal,bt1-axi", "simple-bus";
|
D | brcm,bus-axi.txt | 1 Driver for ARM AXI Bus with Broadcom Plugins (bcma) 5 - compatible : brcm,bus-axi 9 The cores on the AXI bus are automatically detected by bcma with the 17 The top-level axi bus may contain children representing attached cores 24 axi@18000000 { 25 compatible = "brcm,bus-axi";
|
/Linux-v5.10/Documentation/devicetree/bindings/net/can/ |
D | xilinx_can.txt | 1 Xilinx Axi CAN/Zynq CANPS controller Device Tree Bindings 7 - "xlnx,axi-can-1.00.a" for Axi CAN controllers 16 - "can_clk", "s_axi_aclk" (For AXI CAN and CAN FD). 19 - tx-fifo-depth : Can Tx fifo depth (Zynq, Axi CAN). 20 - rx-fifo-depth : Can Rx fifo depth (Zynq, Axi CAN, CAN FD in 40 For Axi CAN Dts file: 41 axi_can_0: axi-can@40000000 { 42 compatible = "xlnx,axi-can-1.00.a";
|
/Linux-v5.10/Documentation/devicetree/bindings/sound/ |
D | adi,axi-spdif-tx.txt | 1 ADI AXI-SPDIF controller 4 - compatible : Must be "adi,axi-spdif-tx-1.00.a" 7 The controller expects two clocks, the clock used for the AXI interface and 9 - clock-names: "axi" for the clock to the AXI interface, "ref" for the sample 24 compatible = "adi,axi-spdif-tx-1.00.a"; 27 clock-names = "axi", "ref";
|
D | adi,axi-i2s.txt | 1 ADI AXI-I2S controller 7 - compatible : Must be "adi,axi-i2s-1.00.a" 10 The controller expects two clocks, the clock used for the AXI interface and 12 - clock-names : "axi" for the clock to the AXI interface, "ref" for the sample 28 compatible = "adi,axi-i2s-1.00.a"; 31 clock-names = "axi", "ref";
|
/Linux-v5.10/drivers/net/ethernet/xilinx/ |
D | xilinx_axienet.h | 3 * Definitions for Xilinx Axi Ethernet device driver. 72 /* Axi DMA Register definitions */ 144 /* Axi Ethernet registers definition */ 179 /* Bit Masks for Axi Ethernet RAF register */ 198 /* Bit Masks for Axi Ethernet TPF and IFGP registers */ 203 /* Bit Masks for Axi Ethernet IS, IE and IP registers, Same masks apply 223 /* Bit masks for Axi Ethernet VLAN TPID Word 0 register */ 227 /* Bit masks for Axi Ethernet VLAN TPID Word 1 register */ 231 /* Bit masks for Axi Ethernet RCW1 register */ 247 /* Bit masks for Axi Ethernet TC register */ [all …]
|
D | xilinx_axienet_main.c | 3 * Xilinx Axi Ethernet device driver 13 * This is a driver for the Xilinx Axi Ethernet which is used in the Virtex6 17 * - Add Axi Fifo support. 18 * - Factor out Axi DMA code into separate driver. 51 #define DRIVER_DESCRIPTION "Xilinx Axi Ethernet driver" 58 { .compatible = "xlnx,axi-ethernet-1.00.a", }, 59 { .compatible = "xlnx,axi-ethernet-1.01.a", }, 60 { .compatible = "xlnx,axi-ethernet-2.01.a", }, 66 /* Option table for setting up Axi Ethernet hardware options */ 122 * axienet_dma_in32 - Memory mapped Axi DMA register read [all …]
|
/Linux-v5.10/sound/soc/adi/ |
D | Makefile | 2 snd-soc-adi-axi-i2s-objs := axi-i2s.o 3 snd-soc-adi-axi-spdif-objs := axi-spdif.o 5 obj-$(CONFIG_SND_SOC_ADI_AXI_I2S) += snd-soc-adi-axi-i2s.o 6 obj-$(CONFIG_SND_SOC_ADI_AXI_SPDIF) += snd-soc-adi-axi-spdif.o
|
/Linux-v5.10/Documentation/devicetree/bindings/hwmon/ |
D | adi,axi-fan-control.yaml | 5 $id: http://devicetree.org/schemas/hwmon/adi,axi-fan-control.yaml# 8 title: Analog Devices AXI FAN Control Device Tree Bindings 14 Bindings for the Analog Devices AXI FAN Control driver. Spefications of the 22 - adi,axi-fan-control-1.00.a 51 fpga_axi: fpga-axi { 55 axi_fan_control: axi-fan-control@80000000 { 56 compatible = "adi,axi-fan-control-1.00.a";
|
/Linux-v5.10/Documentation/devicetree/bindings/iio/adc/ |
D | adi,axi-adc.yaml | 4 $id: http://devicetree.org/schemas/iio/adc/adi,axi-adc.yaml# 7 title: Analog Devices AXI ADC IP core 14 Analog Devices Generic AXI ADC IP core for interfacing an ADC device 27 - adi,axi-adc-10.0.a 54 axi-adc@44a00000 { 55 compatible = "adi,axi-adc-10.0.a";
|
/Linux-v5.10/arch/arc/plat-axs10x/ |
D | axs10x.c | 122 * Each AXI master has a 4GB memory map specified as 16 apertures of 256MB, each 125 * e.g. ARC cpu AXI Master's aperture 8 (0x8000_0000) is mapped to aperture 0 128 * Access from cpu to MB controllers such as GMAC is setup using AXI Tunnel: 131 * (0xE000_0000) of CPU Card AXI Tunnel slave (slave #3) which is mapped to 132 * MB AXI Tunnel Master, which also has a mem map setup 134 * In the reverse direction, MB AXI Masters (e.g. GMAC) mem map is setup 135 * to map to MB AXI Tunnel slave which connects to CPU Card AXI Tunnel Master 149 /* MB AXI Target slaves */ 156 /* MB AXI masters */ 183 * memmap for CPU Card AXI Tunnel Master (for access by MB controllers) [all …]
|
/Linux-v5.10/drivers/net/ethernet/stmicro/stmmac/ |
D | dwmac-dwc-qos-eth.c | 48 if (!plat_dat->axi) { in dwc_eth_dwmac_config_dt() 49 plat_dat->axi = kzalloc(sizeof(struct stmmac_axi), GFP_KERNEL); in dwc_eth_dwmac_config_dt() 51 if (!plat_dat->axi) in dwc_eth_dwmac_config_dt() 55 plat_dat->axi->axi_lpi_en = device_property_read_bool(dev, in dwc_eth_dwmac_config_dt() 58 &plat_dat->axi->axi_wr_osr_lmt)) { in dwc_eth_dwmac_config_dt() 63 plat_dat->axi->axi_wr_osr_lmt = 1; in dwc_eth_dwmac_config_dt() 69 plat_dat->axi->axi_wr_osr_lmt--; in dwc_eth_dwmac_config_dt() 73 &plat_dat->axi->axi_rd_osr_lmt)) { in dwc_eth_dwmac_config_dt() 78 plat_dat->axi->axi_rd_osr_lmt = 1; in dwc_eth_dwmac_config_dt() 84 plat_dat->axi->axi_rd_osr_lmt--; in dwc_eth_dwmac_config_dt() [all …]
|
D | stmmac_pci.c | 63 /* TODO: AXI */ in stmmac_default_data() 120 /* Axi Configuration */ in snps_gmac5_default_data() 121 plat->axi = devm_kzalloc(&pdev->dev, sizeof(*plat->axi), GFP_KERNEL); in snps_gmac5_default_data() 122 if (!plat->axi) in snps_gmac5_default_data() 125 plat->axi->axi_wr_osr_lmt = 31; in snps_gmac5_default_data() 126 plat->axi->axi_rd_osr_lmt = 31; in snps_gmac5_default_data() 128 plat->axi->axi_fb = false; in snps_gmac5_default_data() 129 plat->axi->axi_blen[0] = 4; in snps_gmac5_default_data() 130 plat->axi->axi_blen[1] = 8; in snps_gmac5_default_data() 131 plat->axi->axi_blen[2] = 16; in snps_gmac5_default_data() [all …]
|