| /Linux-v6.1/drivers/net/mdio/ |
| D | mdio-mvusb.c | 9 #define USB_MARVELL_VID 0x1286 12 { USB_DEVICE(USB_MARVELL_VID, 0x1fa4) }, 40 mvusb->buf[MVUSB_CMD_ADDR] = cpu_to_le16(0xa400 | (dev << 5) | reg); in mvusb_mdio_read() 63 mvusb->buf[MVUSB_CMD_ADDR] = cpu_to_le16(0x8000 | (dev << 5) | reg); in mvusb_mdio_write() 86 mvusb->buf[MVUSB_CMD_PREAMBLE0] = cpu_to_le16(0xe800); in mvusb_mdio_probe() 87 mvusb->buf[MVUSB_CMD_PREAMBLE1] = cpu_to_le16(0x0001); in mvusb_mdio_probe()
|
| /Linux-v6.1/drivers/media/dvb-frontends/ |
| D | stv6111.c | 37 { 2572, 0 }, 73 { 1548, 0 }, 109 { 4870, 0x3000 }, 110 { 4850, 0x3C00 }, 111 { 4800, 0x4500 }, 112 { 4750, 0x4800 }, 113 { 4700, 0x4B00 }, 114 { 4650, 0x4D00 }, 115 { 4600, 0x4F00 }, 116 { 4550, 0x5100 }, [all …]
|
| D | mxl5xx_regs.h | 13 #define HYDRA_INTR_STATUS_REG 0x80030008 14 #define HYDRA_INTR_MASK_REG 0x8003000C 16 #define HYDRA_CRYSTAL_SETTING 0x3FFFC5F0 /* 0 - 24 MHz & 1 - 27 MHz */ 17 #define HYDRA_CRYSTAL_CAP 0x3FFFEDA4 /* 0 - 24 MHz & 1 - 27 MHz */ 19 #define HYDRA_CPU_RESET_REG 0x8003003C 20 #define HYDRA_CPU_RESET_DATA 0x00000400 22 #define HYDRA_RESET_TRANSPORT_FIFO_REG 0x80030028 23 #define HYDRA_RESET_TRANSPORT_FIFO_DATA 0x00000000 25 #define HYDRA_RESET_BBAND_REG 0x80030024 26 #define HYDRA_RESET_BBAND_DATA 0x00000000 [all …]
|
| /Linux-v6.1/Documentation/devicetree/bindings/phy/ |
| D | qcom,qmp-usb3-dp-phy.yaml | 83 "^usb3-phy@[0-9a-f]+$": 113 const: 0 116 const: 0 124 "^dp-phy@[0-9a-f]+$": 143 const: 0 181 reg = <0x088e9000 0x18c>, 182 <0x088e8000 0x10>, 183 <0x088ea000 0x40>; 187 ranges = <0x0 0x088e9000 0x2000>; 203 reg = <0x200 0x128>, [all …]
|
| /Linux-v6.1/arch/mips/include/asm/octeon/ |
| D | cvmx-ciu-defs.h | 13 (CVMX_ADD_IO_SEG(0x0001070000000000ull + addr##ull) + \ 16 #define CVMX_CIU_EN2_PPX_IP4(c) CVMX_CIU_ADDR(0xA400, c, 0x0F, 8) 17 #define CVMX_CIU_EN2_PPX_IP4_W1C(c) CVMX_CIU_ADDR(0xCC00, c, 0x0F, 8) 18 #define CVMX_CIU_EN2_PPX_IP4_W1S(c) CVMX_CIU_ADDR(0xAC00, c, 0x0F, 8) 19 #define CVMX_CIU_FUSE CVMX_CIU_ADDR(0x0728, 0, 0x00, 0) 20 #define CVMX_CIU_INT_SUM1 CVMX_CIU_ADDR(0x0108, 0, 0x00, 0) 21 #define CVMX_CIU_INTX_EN0(c) CVMX_CIU_ADDR(0x0200, c, 0x3F, 16) 22 #define CVMX_CIU_INTX_EN0_W1C(c) CVMX_CIU_ADDR(0x2200, c, 0x3F, 16) 23 #define CVMX_CIU_INTX_EN0_W1S(c) CVMX_CIU_ADDR(0x6200, c, 0x3F, 16) 24 #define CVMX_CIU_INTX_EN1(c) CVMX_CIU_ADDR(0x0208, c, 0x3F, 16) [all …]
|
| /Linux-v6.1/drivers/i2c/busses/ |
| D | i2c-cp2615.c | 17 #define CP2615_VID 0x10c4 18 #define CP2615_PID 0xeac1 20 #define IOP_EP_IN 0x82 21 #define IOP_EP_OUT 0x02 30 iop_GetAccessoryInfo = 0xD100, 31 iop_AccessoryInfo = 0xA100, 32 iop_GetPortConfiguration = 0xD203, 33 iop_PortConfiguration = 0xA203, 34 iop_DoI2cTransfer = 0xD400, 35 iop_I2cTransferResult = 0xA400, [all …]
|
| /Linux-v6.1/drivers/clk/imx/ |
| D | clk-imx7d.c | 32 { .val = 0, .div = 4, }, 40 { .val = 0, .div = 1, }, 393 hws[IMX7D_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0); in imx7d_clocks_init() 398 base = of_iomap(np, 0); in imx7d_clocks_init() 402 …hws[IMX7D_PLL_ARM_MAIN_SRC] = imx_clk_hw_mux("pll_arm_main_src", base + 0x60, 14, 2, pll_bypass_s… in imx7d_clocks_init() 403 …hws[IMX7D_PLL_DRAM_MAIN_SRC] = imx_clk_hw_mux("pll_dram_main_src", base + 0x70, 14, 2, pll_bypass_… in imx7d_clocks_init() 404 …hws[IMX7D_PLL_SYS_MAIN_SRC] = imx_clk_hw_mux("pll_sys_main_src", base + 0xb0, 14, 2, pll_bypass_s… in imx7d_clocks_init() 405 …hws[IMX7D_PLL_ENET_MAIN_SRC] = imx_clk_hw_mux("pll_enet_main_src", base + 0xe0, 14, 2, pll_bypass_… in imx7d_clocks_init() 406 …hws[IMX7D_PLL_AUDIO_MAIN_SRC] = imx_clk_hw_mux("pll_audio_main_src", base + 0xf0, 14, 2, pll_bypas… in imx7d_clocks_init() 407 …hws[IMX7D_PLL_VIDEO_MAIN_SRC] = imx_clk_hw_mux("pll_video_main_src", base + 0x130, 14, 2, pll_bypa… in imx7d_clocks_init() [all …]
|
| D | clk-imx8mq.c | 299 hws[IMX8MQ_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0); in imx8mq_clocks_probe() 309 base = of_iomap(np, 0); in imx8mq_clocks_probe() 314 …hws[IMX8MQ_ARM_PLL_REF_SEL] = imx_clk_hw_mux("arm_pll_ref_sel", base + 0x28, 16, 2, pll_ref_sels, … in imx8mq_clocks_probe() 315 …hws[IMX8MQ_GPU_PLL_REF_SEL] = imx_clk_hw_mux("gpu_pll_ref_sel", base + 0x18, 16, 2, pll_ref_sels, … in imx8mq_clocks_probe() 316 …hws[IMX8MQ_VPU_PLL_REF_SEL] = imx_clk_hw_mux("vpu_pll_ref_sel", base + 0x20, 16, 2, pll_ref_sels, … in imx8mq_clocks_probe() 317 …hws[IMX8MQ_AUDIO_PLL1_REF_SEL] = imx_clk_hw_mux("audio_pll1_ref_sel", base + 0x0, 16, 2, pll_ref_s… in imx8mq_clocks_probe() 318 …hws[IMX8MQ_AUDIO_PLL2_REF_SEL] = imx_clk_hw_mux("audio_pll2_ref_sel", base + 0x8, 16, 2, pll_ref_s… in imx8mq_clocks_probe() 319 …hws[IMX8MQ_VIDEO_PLL1_REF_SEL] = imx_clk_hw_mux("video_pll1_ref_sel", base + 0x10, 16, 2, pll_ref_… in imx8mq_clocks_probe() 320 …hws[IMX8MQ_SYS3_PLL1_REF_SEL] = imx_clk_hw_mux("sys3_pll1_ref_sel", base + 0x48, 0, 2, pll_ref_sel… in imx8mq_clocks_probe() 321 …hws[IMX8MQ_DRAM_PLL1_REF_SEL] = imx_clk_hw_mux("dram_pll1_ref_sel", base + 0x60, 0, 2, pll_ref_sel… in imx8mq_clocks_probe() [all …]
|
| D | clk-imx8mm.c | 314 hws[IMX8MM_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0); in imx8mm_clocks_probe() 323 base = of_iomap(np, 0); in imx8mm_clocks_probe() 328 …hws[IMX8MM_AUDIO_PLL1_REF_SEL] = imx_clk_hw_mux("audio_pll1_ref_sel", base + 0x0, 0, 2, pll_ref_se… in imx8mm_clocks_probe() 329 …hws[IMX8MM_AUDIO_PLL2_REF_SEL] = imx_clk_hw_mux("audio_pll2_ref_sel", base + 0x14, 0, 2, pll_ref_s… in imx8mm_clocks_probe() 330 …hws[IMX8MM_VIDEO_PLL1_REF_SEL] = imx_clk_hw_mux("video_pll1_ref_sel", base + 0x28, 0, 2, pll_ref_s… in imx8mm_clocks_probe() 331 …hws[IMX8MM_DRAM_PLL_REF_SEL] = imx_clk_hw_mux("dram_pll_ref_sel", base + 0x50, 0, 2, pll_ref_sels,… in imx8mm_clocks_probe() 332 …hws[IMX8MM_GPU_PLL_REF_SEL] = imx_clk_hw_mux("gpu_pll_ref_sel", base + 0x64, 0, 2, pll_ref_sels, A… in imx8mm_clocks_probe() 333 …hws[IMX8MM_VPU_PLL_REF_SEL] = imx_clk_hw_mux("vpu_pll_ref_sel", base + 0x74, 0, 2, pll_ref_sels, A… in imx8mm_clocks_probe() 334 …hws[IMX8MM_ARM_PLL_REF_SEL] = imx_clk_hw_mux("arm_pll_ref_sel", base + 0x84, 0, 2, pll_ref_sels, A… in imx8mm_clocks_probe() 335 …hws[IMX8MM_SYS_PLL3_REF_SEL] = imx_clk_hw_mux("sys_pll3_ref_sel", base + 0x114, 0, 2, pll_ref_sels… in imx8mm_clocks_probe() [all …]
|
| D | clk-imx8mp.c | 417 anatop_base = of_iomap(np, 0); in imx8mp_clocks_probe() 423 ccm_base = devm_platform_ioremap_resource(pdev, 0); in imx8mp_clocks_probe() 438 hws[IMX8MP_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0); in imx8mp_clocks_probe() 446 …hws[IMX8MP_AUDIO_PLL1_REF_SEL] = imx_clk_hw_mux("audio_pll1_ref_sel", anatop_base + 0x0, 0, 2, pll… in imx8mp_clocks_probe() 447 …hws[IMX8MP_AUDIO_PLL2_REF_SEL] = imx_clk_hw_mux("audio_pll2_ref_sel", anatop_base + 0x14, 0, 2, pl… in imx8mp_clocks_probe() 448 …hws[IMX8MP_VIDEO_PLL1_REF_SEL] = imx_clk_hw_mux("video_pll1_ref_sel", anatop_base + 0x28, 0, 2, pl… in imx8mp_clocks_probe() 449 …hws[IMX8MP_DRAM_PLL_REF_SEL] = imx_clk_hw_mux("dram_pll_ref_sel", anatop_base + 0x50, 0, 2, pll_re… in imx8mp_clocks_probe() 450 …hws[IMX8MP_GPU_PLL_REF_SEL] = imx_clk_hw_mux("gpu_pll_ref_sel", anatop_base + 0x64, 0, 2, pll_ref_… in imx8mp_clocks_probe() 451 …hws[IMX8MP_VPU_PLL_REF_SEL] = imx_clk_hw_mux("vpu_pll_ref_sel", anatop_base + 0x74, 0, 2, pll_ref_… in imx8mp_clocks_probe() 452 …hws[IMX8MP_ARM_PLL_REF_SEL] = imx_clk_hw_mux("arm_pll_ref_sel", anatop_base + 0x84, 0, 2, pll_ref_… in imx8mp_clocks_probe() [all …]
|
| /Linux-v6.1/drivers/net/wireless/broadcom/b43legacy/ |
| D | ilt.c | 23 0xFEB93FFD, 0xFEC63FFD, /* 0 */ 24 0xFED23FFD, 0xFEDF3FFD, 25 0xFEEC3FFE, 0xFEF83FFE, 26 0xFF053FFE, 0xFF113FFE, 27 0xFF1E3FFE, 0xFF2A3FFF, /* 8 */ 28 0xFF373FFF, 0xFF443FFF, 29 0xFF503FFF, 0xFF5D3FFF, 30 0xFF693FFF, 0xFF763FFF, 31 0xFF824000, 0xFF8F4000, /* 16 */ 32 0xFF9B4000, 0xFFA84000, [all …]
|
| /Linux-v6.1/drivers/media/usb/dvb-usb/ |
| D | af9005.c | 26 module_param_named(dump_eeprom, dvb_usb_af9005_dump_eeprom, int, 0); 37 u8 regmask[8] = { 0x01, 0x03, 0x07, 0x0f, 0x1f, 0x3f, 0x7f, 0xff }; 62 st->data[0] = 14; /* rest of buffer length low */ in af9005_generic_read_write() 63 st->data[1] = 0; /* rest of buffer length high */ in af9005_generic_read_write() 71 st->data[6] = (u8) (reg & 0xff); in af9005_generic_read_write() 84 for (i = 0; i < len; i++) in af9005_generic_read_write() 88 st->data[8] = values[0]; in af9005_generic_read_write() 91 ret = dvb_usb_generic_rw(d, st->data, 16, st->data, 17, 0); in af9005_generic_read_write() 101 if (st->data[3] != 0x0d) { in af9005_generic_read_write() 118 if (st->data[16] != 0x01) { in af9005_generic_read_write() [all …]
|
| D | af9005.h | 18 #define deb_info(args...) dprintk(dvb_usb_af9005_debug,0x01,args) 19 #define deb_xfer(args...) dprintk(dvb_usb_af9005_debug,0x02,args) 20 #define deb_rc(args...) dprintk(dvb_usb_af9005_debug,0x04,args) 21 #define deb_reg(args...) dprintk(dvb_usb_af9005_debug,0x08,args) 22 #define deb_i2c(args...) dprintk(dvb_usb_af9005_debug,0x10,args) 23 #define deb_fw(args...) dprintk(dvb_usb_af9005_debug,0x20,args) 36 #define AF9005_OFDM_REG 0 39 #define AF9005_REGISTER_RW 0x20 40 #define AF9005_REGISTER_RW_ACK 0x21 42 #define AF9005_CMD_OFDM_REG 0x00 [all …]
|
| /Linux-v6.1/arch/mips/include/asm/ |
| D | cpu.h | 16 register 15, select 0) is defined in this (backwards compatible) way: 24 that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64 28 #define PRID_OPT_MASK 0xff000000 34 #define PRID_COMP_MASK 0xff0000 36 #define PRID_COMP_LEGACY 0x000000 37 #define PRID_COMP_MIPS 0x010000 38 #define PRID_COMP_BROADCOM 0x020000 39 #define PRID_COMP_ALCHEMY 0x030000 40 #define PRID_COMP_SIBYTE 0x040000 41 #define PRID_COMP_SANDCRAFT 0x050000 [all …]
|
| /Linux-v6.1/Documentation/networking/device_drivers/ethernet/3com/ |
| D | vortex.rst | 91 Where N is a number from 0 to 7. Anything above 3 produces a lot 98 them with option 0x204 you would use:: 100 options=0x204,0x204 108 0 10baseT 125 0x8000 Set driver debugging level to 7 126 0x4000 Set driver debugging level to 2 127 0x0400 Enable Wake-on-LAN 128 0x0200 Force full duplex mode. 129 0x0010 Bus-master enable bit (Old Vortex cards only) 134 insmod 3c59x options=0x204 [all …]
|
| /Linux-v6.1/drivers/misc/habanalabs/include/gaudi2/asic_reg/ |
| D | gaudi2_blocks_linux_driver.h | 16 #define mmDCORE0_TPC0_ROM_TABLE_BASE 0x0ull 17 #define DCORE0_TPC0_ROM_TABLE_MAX_OFFSET 0x1000 18 #define DCORE0_TPC0_ROM_TABLE_SECTION 0x1000 19 #define mmDCORE0_TPC0_EML_SPMU_BASE 0x1000ull 20 #define DCORE0_TPC0_EML_SPMU_MAX_OFFSET 0x1000 21 #define DCORE0_TPC0_EML_SPMU_SECTION 0x1000 22 #define mmDCORE0_TPC0_EML_ETF_BASE 0x2000ull 23 #define DCORE0_TPC0_EML_ETF_MAX_OFFSET 0x1000 24 #define DCORE0_TPC0_EML_ETF_SECTION 0x1000 25 #define mmDCORE0_TPC0_EML_STM_BASE 0x3000ull [all …]
|
| /Linux-v6.1/drivers/gpu/drm/msm/adreno/ |
| D | a6xx_gpu_state.h | 13 0x8000, 0x8006, 0x8010, 0x8092, 0x8094, 0x809d, 0x80a0, 0x80a6, 14 0x80af, 0x80f1, 0x8100, 0x8107, 0x8109, 0x8109, 0x8110, 0x8110, 15 0x8400, 0x840b, 19 0x8800, 0x8806, 0x8809, 0x8811, 0x8818, 0x881e, 0x8820, 0x8865, 20 0x8870, 0x8879, 0x8880, 0x8889, 0x8890, 0x8891, 0x8898, 0x8898, 21 0x88c0, 0x88c1, 0x88d0, 0x88e3, 0x8900, 0x890c, 0x890f, 0x891a, 22 0x8c00, 0x8c01, 0x8c08, 0x8c10, 0x8c17, 0x8c1f, 0x8c26, 0x8c33, 26 0x88f0, 0x88f3, 0x890d, 0x890e, 0x8927, 0x8928, 0x8bf0, 0x8bf1, 27 0x8c02, 0x8c07, 0x8c11, 0x8c16, 0x8c20, 0x8c25, 31 0x9200, 0x9216, 0x9218, 0x9236, 0x9300, 0x9306, [all …]
|
| /Linux-v6.1/drivers/net/wireless/broadcom/b43/ |
| D | tables.c | 21 0xFEB93FFD, 0xFEC63FFD, /* 0 */ 22 0xFED23FFD, 0xFEDF3FFD, 23 0xFEEC3FFE, 0xFEF83FFE, 24 0xFF053FFE, 0xFF113FFE, 25 0xFF1E3FFE, 0xFF2A3FFF, /* 8 */ 26 0xFF373FFF, 0xFF443FFF, 27 0xFF503FFF, 0xFF5D3FFF, 28 0xFF693FFF, 0xFF763FFF, 29 0xFF824000, 0xFF8F4000, /* 16 */ 30 0xFF9B4000, 0xFFA84000, [all …]
|
| /Linux-v6.1/sound/pci/vx222/ |
| D | vx222_ops.c | 23 [VX_ICR] = 0x00, 24 [VX_CVR] = 0x04, 25 [VX_ISR] = 0x08, 26 [VX_IVR] = 0x0c, 27 [VX_RXH] = 0x14, 28 [VX_RXM] = 0x18, 29 [VX_RXL] = 0x1c, 30 [VX_DMA] = 0x10, 31 [VX_CDSP] = 0x20, 32 [VX_CFG] = 0x24, [all …]
|
| /Linux-v6.1/arch/arm/boot/dts/ |
| D | stm32mp151.dtsi | 16 #size-cells = <0>; 18 cpu0: cpu@0 { 22 reg = <0>; 42 reg = <0xa0021000 0x1000>, 43 <0xa0022000 0x2000>; 57 #clock-cells = <0>; 63 #clock-cells = <0>; 69 #clock-cells = <0>; 75 #clock-cells = <0>; 81 #clock-cells = <0>; [all …]
|
| /Linux-v6.1/drivers/net/dsa/realtek/ |
| D | rtl8365mb.c | 113 #define RTL8365MB_CHIP_ID_REG 0x1300 115 #define RTL8365MB_CHIP_VER_REG 0x1301 117 #define RTL8365MB_MAGIC_REG 0x13C2 118 #define RTL8365MB_MAGIC_VALUE 0x0249 121 #define RTL8365MB_CHIP_RESET_REG 0x1322 122 #define RTL8365MB_CHIP_RESET_SW_MASK 0x0002 123 #define RTL8365MB_CHIP_RESET_HW_MASK 0x0001 126 #define RTL8365MB_INTR_POLARITY_REG 0x1100 127 #define RTL8365MB_INTR_POLARITY_MASK 0x0001 128 #define RTL8365MB_INTR_POLARITY_HIGH 0 [all …]
|
| /Linux-v6.1/include/linux/ |
| D | pci_ids.h | 15 #define PCI_CLASS_NOT_DEFINED 0x0000 16 #define PCI_CLASS_NOT_DEFINED_VGA 0x0001 18 #define PCI_BASE_CLASS_STORAGE 0x01 19 #define PCI_CLASS_STORAGE_SCSI 0x0100 20 #define PCI_CLASS_STORAGE_IDE 0x0101 21 #define PCI_CLASS_STORAGE_FLOPPY 0x0102 22 #define PCI_CLASS_STORAGE_IPI 0x0103 23 #define PCI_CLASS_STORAGE_RAID 0x0104 24 #define PCI_CLASS_STORAGE_SATA 0x0106 25 #define PCI_CLASS_STORAGE_SATA_AHCI 0x010601 [all …]
|
| /Linux-v6.1/drivers/usb/storage/ |
| D | unusual_devs.h | 56 UNUSUAL_DEV( 0x03eb, 0x2002, 0x0100, 0x0100, 63 UNUSUAL_DEV( 0x03ee, 0x6906, 0x0003, 0x0003, 69 UNUSUAL_DEV( 0x03f0, 0x0107, 0x0200, 0x0200, 72 USB_SC_8070, USB_PR_CB, NULL, 0), 75 UNUSUAL_DEV( 0x03f0, 0x070c, 0x0000, 0x0000, 85 UNUSUAL_DEV( 0x03f0, 0x4002, 0x0001, 0x0001, 90 UNUSUAL_DEV( 0x03f3, 0x0001, 0x0000, 0x9999, 101 UNUSUAL_DEV( 0x0409, 0x0040, 0x0000, 0x9999, 108 UNUSUAL_DEV( 0x040d, 0x6205, 0x0003, 0x0003, 119 UNUSUAL_DEV( 0x0411, 0x001c, 0x0113, 0x0113, [all …]
|
| /Linux-v6.1/drivers/hid/ |
| D | hid-nintendo.c | 44 #define JC_OUTPUT_RUMBLE_AND_SUBCMD 0x01 45 #define JC_OUTPUT_FW_UPDATE_PKT 0x03 46 #define JC_OUTPUT_RUMBLE_ONLY 0x10 47 #define JC_OUTPUT_MCU_DATA 0x11 48 #define JC_OUTPUT_USB_CMD 0x80 51 #define JC_SUBCMD_STATE 0x00 52 #define JC_SUBCMD_MANUAL_BT_PAIRING 0x01 53 #define JC_SUBCMD_REQ_DEV_INFO 0x02 54 #define JC_SUBCMD_SET_REPORT_MODE 0x03 55 #define JC_SUBCMD_TRIGGERS_ELAPSED 0x04 [all …]
|
| /Linux-v6.1/drivers/gpu/drm/radeon/ |
| D | evergreend.h | 33 #define EVERGREEN_MAX_BACKENDS_MASK 0xFF 35 #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF 37 #define EVERGREEN_MAX_PIPES_MASK 0xFF 38 #define EVERGREEN_MAX_LDS_NUM 0xFFFF 40 #define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003 41 #define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003 42 #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003 43 #define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002 44 #define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002 45 #define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002 [all …]
|