Searched +full:0 +full:x700 (Results 1 – 25 of 398) sorted by relevance
12345678910>>...16
/Linux-v6.1/drivers/misc/habanalabs/include/goya/asic_reg/ |
D | mme1_rtr_masks.h | 23 #define MME1_RTR_HBW_RD_RQ_E_ARB_W_SHIFT 0 24 #define MME1_RTR_HBW_RD_RQ_E_ARB_W_MASK 0x7 26 #define MME1_RTR_HBW_RD_RQ_E_ARB_S_MASK 0x700 28 #define MME1_RTR_HBW_RD_RQ_E_ARB_N_MASK 0x70000 30 #define MME1_RTR_HBW_RD_RQ_E_ARB_L_MASK 0x7000000 33 #define MME1_RTR_HBW_RD_RQ_W_ARB_E_SHIFT 0 34 #define MME1_RTR_HBW_RD_RQ_W_ARB_E_MASK 0x7 36 #define MME1_RTR_HBW_RD_RQ_W_ARB_S_MASK 0x700 38 #define MME1_RTR_HBW_RD_RQ_W_ARB_N_MASK 0x70000 40 #define MME1_RTR_HBW_RD_RQ_W_ARB_L_MASK 0x7000000 [all …]
|
D | dma_nrtr_masks.h | 23 #define DMA_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define DMA_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define DMA_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define DMA_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define DMA_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define DMA_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define DMA_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define DMA_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define DMA_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define DMA_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
D | tpc0_nrtr_masks.h | 23 #define TPC0_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define TPC0_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define TPC0_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define TPC0_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define TPC0_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define TPC0_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define TPC0_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define TPC0_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define TPC0_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define TPC0_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
D | pci_nrtr_masks.h | 23 #define PCI_NRTR_HBW_MAX_CRED_WR_RQ_SHIFT 0 24 #define PCI_NRTR_HBW_MAX_CRED_WR_RQ_MASK 0x3F 26 #define PCI_NRTR_HBW_MAX_CRED_WR_RS_MASK 0x3F00 28 #define PCI_NRTR_HBW_MAX_CRED_RD_RQ_MASK 0x3F0000 30 #define PCI_NRTR_HBW_MAX_CRED_RD_RS_MASK 0x3F000000 33 #define PCI_NRTR_LBW_MAX_CRED_WR_RQ_SHIFT 0 34 #define PCI_NRTR_LBW_MAX_CRED_WR_RQ_MASK 0x3F 36 #define PCI_NRTR_LBW_MAX_CRED_WR_RS_MASK 0x3F00 38 #define PCI_NRTR_LBW_MAX_CRED_RD_RQ_MASK 0x3F0000 40 #define PCI_NRTR_LBW_MAX_CRED_RD_RS_MASK 0x3F000000 [all …]
|
/Linux-v6.1/drivers/media/common/b2c2/ |
D | flexcop-sram.c | 28 return 0; in flexcop_sram_init() 55 return 0; in flexcop_sram_set_dest() 75 #if 0 81 for (i = 0; i < len; i++) { 82 command = bank | addr | 0x04000000 | (*buf << 0x10); 86 while (((read_reg_dw(adapter, 0x700) & 0x80000000) != 0) && (retries > 0)) { 91 if (retries == 0) 94 write_reg_dw(adapter, 0x700, command); 106 for (i = 0; i < len; i++) { 107 command = bank | addr | 0x04008000; [all …]
|
/Linux-v6.1/include/dt-bindings/clock/ |
D | lpc18xx-ccu.h | 13 #define CLK_APB3_BUS 0x100 14 #define CLK_APB3_I2C1 0x108 15 #define CLK_APB3_DAC 0x110 16 #define CLK_APB3_ADC0 0x118 17 #define CLK_APB3_ADC1 0x120 18 #define CLK_APB3_CAN0 0x128 19 #define CLK_APB1_BUS 0x200 20 #define CLK_APB1_MOTOCON_PWM 0x208 21 #define CLK_APB1_I2C0 0x210 22 #define CLK_APB1_I2S 0x218 [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
D | uvd_4_2_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
D | uvd_3_1_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
D | uvd_5_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
D | uvd_6_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
/Linux-v6.1/arch/sh/include/cpu-sh4a/cpu/ |
D | dma.h | 9 #define DMTE0_IRQ evt2irq(0x800) 10 #define DMTE4_IRQ evt2irq(0xb80) 11 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 12 #define SH_DMAC_BASE0 0xFE008020 14 #define DMTE0_IRQ evt2irq(0x800) 15 #define DMTE4_IRQ evt2irq(0xb80) 16 #define DMAE0_IRQ evt2irq(0xbc0) /* DMA Error IRQ*/ 17 #define SH_DMAC_BASE0 0xFE008020 19 #define DMTE0_IRQ evt2irq(0x640) 20 #define DMTE4_IRQ evt2irq(0x780) [all …]
|
/Linux-v6.1/Documentation/devicetree/bindings/phy/ |
D | renesas,usb2-phy.yaml | 54 enum: [0, 1] # and 0 is deprecated. 121 reg = <0xee080200 0x700>; 129 reg = <0xee0a0200 0x700>;
|
/Linux-v6.1/arch/sh/kernel/cpu/sh4/ |
D | setup-sh4-202.c | 23 DEFINE_RES_MEM(0xffe80000, 0x100), 24 DEFINE_RES_IRQ(evt2irq(0x700)), 25 DEFINE_RES_IRQ(evt2irq(0x720)), 26 DEFINE_RES_IRQ(evt2irq(0x760)), 27 DEFINE_RES_IRQ(evt2irq(0x740)), 32 .id = 0, 45 DEFINE_RES_MEM(0xffd80000, 0x30), 46 DEFINE_RES_IRQ(evt2irq(0x400)), 47 DEFINE_RES_IRQ(evt2irq(0x420)), 48 DEFINE_RES_IRQ(evt2irq(0x440)), [all …]
|
/Linux-v6.1/drivers/pinctrl/samsung/ |
D | pinctrl-exynos.h | 20 #define EXYNOS_PIN_CON_FUNC_EINT 0xf 23 #define EXYNOS_GPIO_ECON_OFFSET 0x700 24 #define EXYNOS_GPIO_EFLTCON_OFFSET 0x800 25 #define EXYNOS_GPIO_EMASK_OFFSET 0x900 26 #define EXYNOS_GPIO_EPEND_OFFSET 0xA00 27 #define EXYNOS_WKUP_ECON_OFFSET 0xE00 28 #define EXYNOS_WKUP_EMASK_OFFSET 0xF00 29 #define EXYNOS_WKUP_EPEND_OFFSET 0xF40 30 #define EXYNOS7_WKUP_ECON_OFFSET 0x700 31 #define EXYNOS7_WKUP_EMASK_OFFSET 0x900 [all …]
|
/Linux-v6.1/drivers/regulator/ |
D | mt6358-regulator.c | 16 #define MT6358_BUCK_MODE_AUTO 0 54 .enable_mask = BIT(0), \ 58 .qi = BIT(0), \ 106 .enable_mask = BIT(0), \ 111 .qi = BIT(0), \ 150 .enable_mask = BIT(0), \ 154 .qi = BIT(0), \ 202 .enable_mask = BIT(0), \ 207 .qi = BIT(0), \ 230 REGULATOR_LINEAR_RANGE(500000, 0, 0x7f, 6250), [all …]
|
/Linux-v6.1/drivers/gpu/drm/i915/gvt/ |
D | display.h | 45 #define DPCD_SIZE 0x700 63 #define DPCD_SIZE 0x700 66 #define DP_SET_POWER 0x600 67 #define DP_SET_POWER_D0 0x1 68 #define AUX_NATIVE_WRITE 0x8 69 #define AUX_NATIVE_READ 0x9 71 #define AUX_NATIVE_REPLY_MASK (0x3 << 4) 72 #define AUX_NATIVE_REPLY_ACK (0x0 << 4) 73 #define AUX_NATIVE_REPLY_NAK (0x1 << 4) 74 #define AUX_NATIVE_REPLY_DEFER (0x2 << 4) [all …]
|
/Linux-v6.1/include/linux/ |
D | cb710.h | 109 #define cb710_dump_regs(c, d) do {} while (0) 112 #define CB710_DUMP_REGS_MMC 0x0F 113 #define CB710_DUMP_REGS_MS 0x30 114 #define CB710_DUMP_REGS_SM 0xC0 115 #define CB710_DUMP_REGS_ALL 0xFF 116 #define CB710_DUMP_REGS_MASK 0xFF 118 #define CB710_DUMP_ACCESS_8 0x100 119 #define CB710_DUMP_ACCESS_16 0x200 120 #define CB710_DUMP_ACCESS_32 0x400 121 #define CB710_DUMP_ACCESS_ALL 0x700 [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/include/asic_reg/oss/ |
D | oss_2_4_sh_mask.h | 27 #define IH_VMID_0_LUT__PASID_MASK 0xffff 28 #define IH_VMID_0_LUT__PASID__SHIFT 0x0 29 #define IH_VMID_1_LUT__PASID_MASK 0xffff 30 #define IH_VMID_1_LUT__PASID__SHIFT 0x0 31 #define IH_VMID_2_LUT__PASID_MASK 0xffff 32 #define IH_VMID_2_LUT__PASID__SHIFT 0x0 33 #define IH_VMID_3_LUT__PASID_MASK 0xffff 34 #define IH_VMID_3_LUT__PASID__SHIFT 0x0 35 #define IH_VMID_4_LUT__PASID_MASK 0xffff 36 #define IH_VMID_4_LUT__PASID__SHIFT 0x0 [all …]
|
D | oss_2_0_sh_mask.h | 27 #define IH_VMID_0_LUT__PASID_MASK 0xffff 28 #define IH_VMID_0_LUT__PASID__SHIFT 0x0 29 #define IH_VMID_1_LUT__PASID_MASK 0xffff 30 #define IH_VMID_1_LUT__PASID__SHIFT 0x0 31 #define IH_VMID_2_LUT__PASID_MASK 0xffff 32 #define IH_VMID_2_LUT__PASID__SHIFT 0x0 33 #define IH_VMID_3_LUT__PASID_MASK 0xffff 34 #define IH_VMID_3_LUT__PASID__SHIFT 0x0 35 #define IH_VMID_4_LUT__PASID_MASK 0xffff 36 #define IH_VMID_4_LUT__PASID__SHIFT 0x0 [all …]
|
/Linux-v6.1/drivers/misc/habanalabs/include/gaudi2/asic_reg/ |
D | psoc_etr_masks.h | 24 #define PSOC_ETR_RSZ_RSZ_ETR_SHIFT 0 25 #define PSOC_ETR_RSZ_RSZ_ETR_MASK 0x7FFFFFFF 28 #define PSOC_ETR_STS_FULL_SHIFT 0 29 #define PSOC_ETR_STS_FULL_MASK 0x1 31 #define PSOC_ETR_STS_TRIGGERED_MASK 0x2 33 #define PSOC_ETR_STS_TMCREADY_MASK 0x4 35 #define PSOC_ETR_STS_FTEMPTY_MASK 0x8 37 #define PSOC_ETR_STS_EMPTY_MASK 0x10 39 #define PSOC_ETR_STS_MEMERR_MASK 0x20 42 #define PSOC_ETR_RRD_RRD_SHIFT 0 [all …]
|
/Linux-v6.1/tools/perf/arch/powerpc/util/ |
D | book3s_hv_exits.h | 10 {0x0, "RETURN_TO_HOST"}, \ 11 {0x100, "SYSTEM_RESET"}, \ 12 {0x200, "MACHINE_CHECK"}, \ 13 {0x300, "DATA_STORAGE"}, \ 14 {0x380, "DATA_SEGMENT"}, \ 15 {0x400, "INST_STORAGE"}, \ 16 {0x480, "INST_SEGMENT"}, \ 17 {0x500, "EXTERNAL"}, \ 18 {0x502, "EXTERNAL_HV"}, \ 19 {0x600, "ALIGNMENT"}, \ [all …]
|
/Linux-v6.1/arch/powerpc/kvm/ |
D | trace_book3s.h | 10 {0x100, "SYSTEM_RESET"}, \ 11 {0x200, "MACHINE_CHECK"}, \ 12 {0x300, "DATA_STORAGE"}, \ 13 {0x380, "DATA_SEGMENT"}, \ 14 {0x400, "INST_STORAGE"}, \ 15 {0x480, "INST_SEGMENT"}, \ 16 {0x500, "EXTERNAL"}, \ 17 {0x502, "EXTERNAL_HV"}, \ 18 {0x600, "ALIGNMENT"}, \ 19 {0x700, "PROGRAM"}, \ [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/include/asic_reg/bif/ |
D | bif_4_1_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE_MASK 0x2 36 #define CC_BIF_BX_FUSESTRAP0__STRAP_BIF_PX_CAPABLE__SHIFT 0x1 [all …]
|
/Linux-v6.1/drivers/bus/ |
D | omap_l3_noc.h | 16 #define CUSTOM_ERROR 0x2 17 #define STANDARD_ERROR 0x0 18 #define INBAND_ERROR 0x0 19 #define L3_APPLICATION_ERROR 0x0 20 #define L3_DEBUG_ERROR 0x1 23 #define L3_TARG_STDERRLOG_MAIN 0x48 24 #define L3_TARG_STDERRLOG_HDR 0x4c 25 #define L3_TARG_STDERRLOG_MSTADDR 0x50 26 #define L3_TARG_STDERRLOG_INFO 0x58 27 #define L3_TARG_STDERRLOG_SLVOFSLSB 0x5c [all …]
|
/Linux-v6.1/arch/mips/cavium-octeon/ |
D | octeon_boot.h | 65 #define AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK 0x765c 68 #define LABI_ADDR_IN_BOOTLOADER 0x700 72 #define LABI_SIGNATURE 0xAABBCC01 77 #define EXCEPTION_BASE_BASE 0 78 #define BOOTLOADER_PRIV_DATA_BASE (EXCEPTION_BASE_BASE + 0x800)
|
12345678910>>...16