/Linux-v5.15/drivers/pinctrl/sunxi/ |
D | pinctrl-sun50i-a100.c | 18 SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 0), 19 SUNXI_FUNCTION(0x0, "gpio_in"), 20 SUNXI_FUNCTION(0x1, "gpio_out"), 21 SUNXI_FUNCTION(0x2, "uart2"), /* TX */ 22 SUNXI_FUNCTION(0x3, "spi2"), /* CS */ 23 SUNXI_FUNCTION(0x4, "jtag"), /* MS */ 24 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), 26 SUNXI_FUNCTION(0x0, "gpio_in"), 27 SUNXI_FUNCTION(0x1, "gpio_out"), 28 SUNXI_FUNCTION(0x2, "uart2"), /* RX */ [all …]
|
D | pinctrl-sun50i-h616.c | 20 SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0), 21 SUNXI_FUNCTION(0x2, "emac1")), /* ERXD1 */ 23 SUNXI_FUNCTION(0x2, "emac1")), /* ERXD0 */ 25 SUNXI_FUNCTION(0x2, "emac1")), /* ECRS_DV */ 27 SUNXI_FUNCTION(0x2, "emac1")), /* ERXERR */ 29 SUNXI_FUNCTION(0x2, "emac1")), /* ETXD1 */ 31 SUNXI_FUNCTION(0x2, "emac1")), /* ETXD0 */ 33 SUNXI_FUNCTION(0x2, "emac1")), /* ETXCK */ 35 SUNXI_FUNCTION(0x2, "emac1")), /* ETXEN */ 37 SUNXI_FUNCTION(0x2, "emac1")), /* EMDC */ [all …]
|
D | pinctrl-suniv-f1c100s.c | 33 SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0), 34 SUNXI_FUNCTION(0x0, "gpio_in"), 35 SUNXI_FUNCTION(0x1, "gpio_out"), 36 SUNXI_FUNCTION(0x2, "rtp"), /* X1 */ 37 SUNXI_FUNCTION(0x4, "i2s"), /* BCLK */ 38 SUNXI_FUNCTION(0x5, "uart1"), /* RTS */ 39 SUNXI_FUNCTION(0x6, "spi1")), /* CS */ 41 SUNXI_FUNCTION(0x0, "gpio_in"), 42 SUNXI_FUNCTION(0x1, "gpio_out"), 43 SUNXI_FUNCTION(0x2, "rtp"), /* X2 */ [all …]
|
D | pinctrl-sun9i-a80.c | 22 SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0), 23 SUNXI_FUNCTION(0x0, "gpio_in"), 24 SUNXI_FUNCTION(0x1, "gpio_out"), 25 SUNXI_FUNCTION(0x2, "gmac"), /* RXD3 */ 26 SUNXI_FUNCTION(0x4, "uart1"), /* TX */ 27 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PA_EINT0 */ 29 SUNXI_FUNCTION(0x0, "gpio_in"), 30 SUNXI_FUNCTION(0x1, "gpio_out"), 31 SUNXI_FUNCTION(0x2, "gmac"), /* RXD2 */ 32 SUNXI_FUNCTION(0x4, "uart1"), /* RX */ [all …]
|
D | pinctrl-sun50i-h6-r.c | 24 SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 0), 25 SUNXI_FUNCTION(0x0, "gpio_in"), 26 SUNXI_FUNCTION(0x1, "gpio_out"), 27 SUNXI_FUNCTION(0x2, "s_rsb"), /* SCK */ 28 SUNXI_FUNCTION(0x3, "s_i2c"), /* SCK */ 29 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PL_EINT0 */ 31 SUNXI_FUNCTION(0x0, "gpio_in"), 32 SUNXI_FUNCTION(0x1, "gpio_out"), 33 SUNXI_FUNCTION(0x2, "s_rsb"), /* SDA */ 34 SUNXI_FUNCTION(0x3, "s_i2c"), /* SDA */ [all …]
|
D | pinctrl-sun50i-h6.c | 17 SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0), 18 SUNXI_FUNCTION(0x2, "emac")), /* ERXD1 */ 20 SUNXI_FUNCTION(0x2, "emac")), /* ERXD0 */ 22 SUNXI_FUNCTION(0x2, "emac")), /* ECRS_DV */ 24 SUNXI_FUNCTION(0x2, "emac")), /* ERXERR */ 26 SUNXI_FUNCTION(0x2, "emac")), /* ETXD1 */ 28 SUNXI_FUNCTION(0x2, "emac")), /* ETXD0 */ 30 SUNXI_FUNCTION(0x2, "emac")), /* ETXCK */ 32 SUNXI_FUNCTION(0x2, "emac")), /* ETXEN */ 34 SUNXI_FUNCTION(0x2, "emac")), /* EMDC */ [all …]
|
D | pinctrl-sun9i-a80-r.c | 22 SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 0), 23 SUNXI_FUNCTION(0x0, "gpio_in"), 24 SUNXI_FUNCTION(0x1, "gpio_out"), 25 SUNXI_FUNCTION(0x3, "s_uart"), /* TX */ 26 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PL_EINT0 */ 28 SUNXI_FUNCTION(0x0, "gpio_in"), 29 SUNXI_FUNCTION(0x1, "gpio_out"), 30 SUNXI_FUNCTION(0x3, "s_uart"), /* RX */ 31 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)), /* PL_EINT1 */ 33 SUNXI_FUNCTION(0x0, "gpio_in"), [all …]
|
D | pinctrl-sun6i-a31.c | 22 SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0), 23 SUNXI_FUNCTION(0x0, "gpio_in"), 24 SUNXI_FUNCTION(0x1, "gpio_out"), 25 SUNXI_FUNCTION(0x2, "gmac"), /* TXD0 */ 26 SUNXI_FUNCTION_VARIANT(0x3, "lcd1", 28 SUNXI_FUNCTION(0x4, "uart1"), /* DTR */ 29 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PA_EINT0 */ 31 SUNXI_FUNCTION(0x0, "gpio_in"), 32 SUNXI_FUNCTION(0x1, "gpio_out"), 33 SUNXI_FUNCTION(0x2, "gmac"), /* TXD1 */ [all …]
|
D | pinctrl-sun50i-a100-r.c | 18 SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 0), 19 SUNXI_FUNCTION(0x0, "gpio_in"), 20 SUNXI_FUNCTION(0x1, "gpio_out"), 21 SUNXI_FUNCTION(0x2, "s_i2c0"), /* SCK */ 22 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), 24 SUNXI_FUNCTION(0x0, "gpio_in"), 25 SUNXI_FUNCTION(0x1, "gpio_out"), 26 SUNXI_FUNCTION(0x2, "s_i2c0"), /* SDA */ 27 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)), 29 SUNXI_FUNCTION(0x0, "gpio_in"), [all …]
|
D | pinctrl-sun50i-a64-r.c | 32 SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 0), 33 SUNXI_FUNCTION(0x0, "gpio_in"), 34 SUNXI_FUNCTION(0x1, "gpio_out"), 35 SUNXI_FUNCTION(0x2, "s_rsb"), /* SCK */ 36 SUNXI_FUNCTION(0x3, "s_i2c"), /* SCK */ 37 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PL_EINT0 */ 39 SUNXI_FUNCTION(0x0, "gpio_in"), 40 SUNXI_FUNCTION(0x1, "gpio_out"), 41 SUNXI_FUNCTION(0x2, "s_rsb"), /* SDA */ 42 SUNXI_FUNCTION(0x3, "s_i2c"), /* SDA */ [all …]
|
D | pinctrl-sun8i-h3-r.c | 20 SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 0), 21 SUNXI_FUNCTION(0x0, "gpio_in"), 22 SUNXI_FUNCTION(0x1, "gpio_out"), 23 SUNXI_FUNCTION(0x2, "s_i2c"), /* SCK */ 24 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PL_EINT0 */ 26 SUNXI_FUNCTION(0x0, "gpio_in"), 27 SUNXI_FUNCTION(0x1, "gpio_out"), 28 SUNXI_FUNCTION(0x2, "s_i2c"), /* SDA */ 29 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)), /* PL_EINT1 */ 31 SUNXI_FUNCTION(0x0, "gpio_in"), [all …]
|
D | pinctrl-sun8i-a83t-r.c | 35 SUNXI_PIN(SUNXI_PINCTRL_PIN(L, 0), 36 SUNXI_FUNCTION(0x0, "gpio_in"), 37 SUNXI_FUNCTION(0x1, "gpio_out"), 38 SUNXI_FUNCTION(0x2, "s_rsb"), /* SCK */ 39 SUNXI_FUNCTION(0x3, "s_i2c"), /* SCK */ 40 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PL_EINT0 */ 42 SUNXI_FUNCTION(0x0, "gpio_in"), 43 SUNXI_FUNCTION(0x1, "gpio_out"), 44 SUNXI_FUNCTION(0x2, "s_rsb"), /* SDA */ 45 SUNXI_FUNCTION(0x3, "s_i2c"), /* SDA */ [all …]
|
D | pinctrl-sun50i-h5.c | 27 SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0), 28 SUNXI_FUNCTION(0x0, "gpio_in"), 29 SUNXI_FUNCTION(0x1, "gpio_out"), 30 SUNXI_FUNCTION(0x2, "uart2"), /* TX */ 31 SUNXI_FUNCTION(0x3, "jtag"), /* MS */ 32 SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PA_EINT0 */ 34 SUNXI_FUNCTION(0x0, "gpio_in"), 35 SUNXI_FUNCTION(0x1, "gpio_out"), 36 SUNXI_FUNCTION(0x2, "uart2"), /* RX */ 37 SUNXI_FUNCTION(0x3, "jtag"), /* CK */ [all …]
|
/Linux-v5.15/arch/arm/boot/dts/ |
D | imx7ulp-pinfunc.h | 15 #define IMX7ULP_PAD_PTC0__PTC0 0x0000 0x0000 0x1 0x0 16 #define IMX7ULP_PAD_PTC0__TRACE_D15 0x0000 0x0000 0xa 0x0 17 #define IMX7ULP_PAD_PTC0__LPUART4_CTS_B 0x0000 0x0244 0x4 0x1 18 #define IMX7ULP_PAD_PTC0__LPI2C4_SCL 0x0000 0x0278 0x5 0x1 19 #define IMX7ULP_PAD_PTC0__TPM4_CLKIN 0x0000 0x0298 0x6 0x1 20 #define IMX7ULP_PAD_PTC0__FB_AD0 0x0000 0x0000 0x9 0x0 21 #define IMX7ULP_PAD_PTC1__PTC1 0x0004 0x0000 0x1 0x0 22 #define IMX7ULP_PAD_PTC1__TRACE_D14 0x0004 0x0000 0xa 0x0 23 #define IMX7ULP_PAD_PTC1__LPUART4_RTS_B 0x0004 0x0000 0x4 0x0 24 #define IMX7ULP_PAD_PTC1__LPI2C4_SDA 0x0004 0x027c 0x5 0x1 [all …]
|
D | imx50-pinfunc.h | 13 #define MX50_PAD_KEY_COL0__KPP_COL_0 0x020 0x2cc 0x000 0x0 0x0 14 #define MX50_PAD_KEY_COL0__GPIO4_0 0x020 0x2cc 0x000 0x1 0x0 15 #define MX50_PAD_KEY_COL0__EIM_NANDF_CLE 0x020 0x2cc 0x000 0x2 0x0 16 #define MX50_PAD_KEY_COL0__CTI_TRIGIN7 0x020 0x2cc 0x000 0x6 0x0 17 #define MX50_PAD_KEY_COL0__USBPHY1_TXREADY 0x020 0x2cc 0x000 0x7 0x0 18 #define MX50_PAD_KEY_ROW0__KPP_ROW_0 0x024 0x2d0 0x000 0x0 0x0 19 #define MX50_PAD_KEY_ROW0__GPIO4_1 0x024 0x2d0 0x000 0x1 0x0 20 #define MX50_PAD_KEY_ROW0__EIM_NANDF_ALE 0x024 0x2d0 0x000 0x2 0x0 21 #define MX50_PAD_KEY_ROW0__CTI_TRIGIN_ACK7 0x024 0x2d0 0x000 0x6 0x0 22 #define MX50_PAD_KEY_ROW0__USBPHY1_RXVALID 0x024 0x2d0 0x000 0x7 0x0 [all …]
|
D | imx7d-pinfunc.h | 14 #define MX7D_PAD_LPSR_GPIO1_IO00__GPIO1_IO0 0x0000 0x0030 0x0000 0x0 0x0 15 #define MX7D_PAD_LPSR_GPIO1_IO00__PWM4_OUT 0x0000 0x0030 0x0000 0x1 0x0 16 #define MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_ANY 0x0000 0x0030 0x0000 0x2 0x0 17 #define MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B 0x0000 0x0030 0x0000 0x3 0x0 18 #define MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG__RST_B_DEB 0x0000 0x0030 0x0000 0x4 0x0 19 #define MX7D_PAD_LPSR_GPIO1_IO01__GPIO1_IO1 0x0004 0x0034 0x0000 0x0 0x0 20 #define MX7D_PAD_LPSR_GPIO1_IO01__PWM1_OUT 0x0004 0x0034 0x0000 0x1 0x0 21 #define MX7D_PAD_LPSR_GPIO1_IO01__CCM_ENET_REF_CLK3 0x0004 0x0034 0x0000 0x2 0x0 22 #define MX7D_PAD_LPSR_GPIO1_IO01__SAI1_MCLK 0x0004 0x0034 0x0000 0x3 0x0 23 #define MX7D_PAD_LPSR_GPIO1_IO01__ANATOP_24M_OUT 0x0004 0x0034 0x0000 0x4 0x0 [all …]
|
D | imx6sx-pinfunc.h | 13 #define MX6SX_PAD_GPIO1_IO00__I2C1_SCL 0x0014 0x035C 0x07A8 0x0 0x1 14 #define MX6SX_PAD_GPIO1_IO00__USDHC1_VSELECT 0x0014 0x035C 0x0000 0x1 0x0 15 #define MX6SX_PAD_GPIO1_IO00__SPDIF_LOCK 0x0014 0x035C 0x0000 0x2 0x0 16 #define MX6SX_PAD_GPIO1_IO00__CCM_WAIT 0x0014 0x035C 0x0000 0x3 0x0 17 #define MX6SX_PAD_GPIO1_IO00__WDOG1_WDOG_ANY 0x0014 0x035C 0x0000 0x4 0x0 18 #define MX6SX_PAD_GPIO1_IO00__GPIO1_IO_0 0x0014 0x035C 0x0000 0x5 0x0 19 #define MX6SX_PAD_GPIO1_IO00__SNVS_HP_WRAPPER_VIO_5 0x0014 0x035C 0x0000 0x6 0x0 20 #define MX6SX_PAD_GPIO1_IO00__PHY_DTB_1 0x0014 0x035C 0x0000 0x7 0x0 21 #define MX6SX_PAD_GPIO1_IO01__I2C1_SDA 0x0018 0x0360 0x07AC 0x0 0x1 22 #define MX6SX_PAD_GPIO1_IO01__USDHC1_RESET_B 0x0018 0x0360 0x0000 0x1 0x0 [all …]
|
D | imx35-pinfunc.h | 13 #define MX35_PAD_CAPTURE__GPT_CAPIN1 0x004 0x328 0x000 0x0 0x0 14 #define MX35_PAD_CAPTURE__GPT_CMPOUT2 0x004 0x328 0x000 0x1 0x0 15 #define MX35_PAD_CAPTURE__CSPI2_SS1 0x004 0x328 0x7f4 0x2 0x0 16 #define MX35_PAD_CAPTURE__EPIT1_EPITO 0x004 0x328 0x000 0x3 0x0 17 #define MX35_PAD_CAPTURE__CCM_CLK32K 0x004 0x328 0x7d0 0x4 0x0 18 #define MX35_PAD_CAPTURE__GPIO1_4 0x004 0x328 0x850 0x5 0x0 19 #define MX35_PAD_COMPARE__GPT_CMPOUT1 0x008 0x32c 0x000 0x0 0x0 20 #define MX35_PAD_COMPARE__GPT_CAPIN2 0x008 0x32c 0x000 0x1 0x0 21 #define MX35_PAD_COMPARE__GPT_CMPOUT3 0x008 0x32c 0x000 0x2 0x0 22 #define MX35_PAD_COMPARE__EPIT2_EPITO 0x008 0x32c 0x000 0x3 0x0 [all …]
|
D | imx53-pinfunc.h | 13 #define MX53_PAD_GPIO_19__KPP_COL_5 0x020 0x348 0x840 0x0 0x0 14 #define MX53_PAD_GPIO_19__GPIO4_5 0x020 0x348 0x000 0x1 0x0 15 #define MX53_PAD_GPIO_19__CCM_CLKO 0x020 0x348 0x000 0x2 0x0 16 #define MX53_PAD_GPIO_19__SPDIF_OUT1 0x020 0x348 0x000 0x3 0x0 17 #define MX53_PAD_GPIO_19__RTC_CE_RTC_EXT_TRIG2 0x020 0x348 0x000 0x4 0x0 18 #define MX53_PAD_GPIO_19__ECSPI1_RDY 0x020 0x348 0x000 0x5 0x0 19 #define MX53_PAD_GPIO_19__FEC_TDATA_3 0x020 0x348 0x000 0x6 0x0 20 #define MX53_PAD_GPIO_19__SRC_INT_BOOT 0x020 0x348 0x000 0x7 0x0 21 #define MX53_PAD_KEY_COL0__KPP_COL_0 0x024 0x34c 0x000 0x0 0x0 22 #define MX53_PAD_KEY_COL0__GPIO4_6 0x024 0x34c 0x000 0x1 0x0 [all …]
|
D | imx6sl-pinfunc.h | 13 #define MX6SL_PAD_AUD_MCLK__AUDIO_CLK_OUT 0x04c 0x2a4 0x000 0x0 0x0 14 #define MX6SL_PAD_AUD_MCLK__PWM4_OUT 0x04c 0x2a4 0x000 0x1 0x0 15 #define MX6SL_PAD_AUD_MCLK__ECSPI3_RDY 0x04c 0x2a4 0x6b4 0x2 0x0 16 #define MX6SL_PAD_AUD_MCLK__FEC_MDC 0x04c 0x2a4 0x000 0x3 0x0 17 #define MX6SL_PAD_AUD_MCLK__WDOG2_RESET_B_DEB 0x04c 0x2a4 0x000 0x4 0x0 18 #define MX6SL_PAD_AUD_MCLK__GPIO1_IO06 0x04c 0x2a4 0x000 0x5 0x0 19 #define MX6SL_PAD_AUD_MCLK__SPDIF_EXT_CLK 0x04c 0x2a4 0x7f4 0x6 0x0 20 #define MX6SL_PAD_AUD_RXC__AUD3_RXC 0x050 0x2a8 0x000 0x0 0x0 21 #define MX6SL_PAD_AUD_RXC__I2C1_SDA 0x050 0x2a8 0x720 0x1 0x0 22 #define MX6SL_PAD_AUD_RXC__UART3_TX_DATA 0x050 0x2a8 0x000 0x2 0x0 [all …]
|
/Linux-v5.15/arch/arm64/boot/dts/freescale/ |
D | imx8mn-pinfunc.h | 14 …ne MX8MN_IOMUXC_BOOT_MODE2_CCMSRCGPCMIX_BOOT_MODE2 0x020 0x25C 0x000 0x0 0x0 15 …ne MX8MN_IOMUXC_BOOT_MODE2_I2C1_SCL 0x020 0x25C 0x55C 0x1 0x3 16 …ne MX8MN_IOMUXC_BOOT_MODE3_CCMSRCGPCMIX_BOOT_MODE3 0x024 0x260 0x000 0x0 0x0 17 …ne MX8MN_IOMUXC_BOOT_MODE3_I2C1_SDA 0x024 0x260 0x56C 0x1 0x3 18 …ne MX8MN_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x028 0x290 0x000 0x0 0x0 19 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_ENET_PHY_REF_CLK_ROOT 0x028 0x290 0x000 0x1 0x0 20 …ne MX8MN_IOMUXC_GPIO1_IO00_ANAMIX_REF_CLK_32K 0x028 0x290 0x000 0x5 0x0 21 …ne MX8MN_IOMUXC_GPIO1_IO00_CCMSRCGPCMIX_EXT_CLK1 0x028 0x290 0x000 0x6 0x0 22 …ne MX8MN_IOMUXC_GPIO1_IO01_GPIO1_IO1 0x02C 0x294 0x000 0x0 0x0 23 …ne MX8MN_IOMUXC_GPIO1_IO01_PWM1_OUT 0x02C 0x294 0x000 0x1 0x0 [all …]
|
/Linux-v5.15/arch/arm64/boot/dts/microchip/ |
D | sparx5.dtsi | 28 #size-cells = <0>; 39 cpu0: cpu@0 { 42 reg = <0x0 0x0>; 49 reg = <0x0 0x1>; 79 #clock-cells = <0>; 87 reg = <0x6 0x1110000c 0x24>; 92 #clock-cells = <0>; 98 #clock-cells = <0>; 114 reg = <0x6 0x00300000 0x10000>, /* GIC Dist */ 115 <0x6 0x00340000 0xc0000>, /* GICR */ [all …]
|
/Linux-v5.15/arch/arm64/crypto/ |
D | aes-neonbs-core.S | 113 .macro mul_gf16_2, x0, x1, x2, x3, x4, x5, x6, x7, \ 125 eor \t0, \x4, \x6 127 mul_gf4_n_gf4 \t0, \t1, \y0, \y1, \t3, \x6, \x7, \y2, \y3, \t2 132 eor \x6, \x6, \t0 137 .macro inv_gf256, x0, x1, x2, x3, x4, x5, x6, x7, \ 139 eor \t3, \x4, \x6 142 eor \s1, \x7, \x6 166 and \s1, \x6, \x2 185 mul_gf16_2 \x0, \x1, \x2, \x3, \x4, \x5, \x6, \x7, \ 227 .macro add_round_key, x0, x1, x2, x3, x4, x5, x6, x7 [all …]
|
/Linux-v5.15/arch/arm/mach-mv78xx0/ |
D | mpp.h | 16 /* MPP number */ ((_num) & 0xff) | \ 17 /* MPP select value */ (((_sel) & 0xf) << 8) | \ 24 #define MPP_78100_A0_MASK MPP(0, 0x0, 0, 0, 1) 26 #define MPP0_GPIO MPP(0, 0x0, 1, 1, 1) 27 #define MPP0_GE0_COL MPP(0, 0x1, 0, 0, 1) 28 #define MPP0_GE1_TXCLK MPP(0, 0x2, 0, 0, 1) 29 #define MPP0_UNUSED MPP(0, 0x3, 0, 0, 1) 31 #define MPP1_GPIO MPP(1, 0x0, 1, 1, 1) 32 #define MPP1_GE0_RXERR MPP(1, 0x1, 0, 0, 1) 33 #define MPP1_GE1_TXCTL MPP(1, 0x2, 0, 0, 1) [all …]
|
/Linux-v5.15/drivers/pinctrl/mvebu/ |
D | pinctrl-armada-375.c | 22 MPP_MODE(0, 23 MPP_FUNCTION(0x0, "gpio", NULL), 24 MPP_FUNCTION(0x1, "dev", "ad2"), 25 MPP_FUNCTION(0x2, "spi0", "cs1"), 26 MPP_FUNCTION(0x3, "spi1", "cs1"), 27 MPP_FUNCTION(0x5, "nand", "io2")), 29 MPP_FUNCTION(0x0, "gpio", NULL), 30 MPP_FUNCTION(0x1, "dev", "ad3"), 31 MPP_FUNCTION(0x2, "spi0", "mosi"), 32 MPP_FUNCTION(0x3, "spi1", "mosi"), [all …]
|