/Linux-v5.4/arch/arm/boot/dts/ |
D | imx6ul-ccimx6ulsom.dtsi | 12 reg = <0x80000000 0>; /* will be filled by U-Boot */ 23 size = <0x4000000>; 35 pinctrl-0 = <&pinctrl_gpmi_nand>; 42 pinctrl-0 = <&pinctrl_i2c1>; 47 reg = <0x08>; 172 pinctrl-0 = <&pinctrl_uart1>; 180 pinctrl-0 = <&pinctrl_usdhc1 &pinctrl_wifibt_ctrl>; 191 MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B 0xb0b1 192 MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B 0xb0b1 193 MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B 0xb0b1 [all …]
|
D | atlas7.dtsi | 29 #size-cells = <0>; 31 cpu@0 { 34 reg = <0>; 46 #clock-cells = <0>; 52 #clock-cells = <0>; 60 interrupts = <0 29 4>, <0 82 4>; 67 ranges = <0x10000000 0x10000000 0xc0000000>; 73 reg = <0x10301000 0x1000>, 74 <0x10302000 0x0100>; 79 reg = <0x10E30020 0x4>; [all …]
|
D | imx6ul-ccimx6ulsbcpro.dts | 21 pwms = <&pwm5 0 50000>; 22 brightness-levels = <0 4 8 16 32 64 128 255>; 51 pinctrl-0 = <&pinctrl_adc1>; 57 pinctrl-0 = <&pinctrl_flexcan1>; 65 pinctrl-0 = <&pinctrl_flexcan2>; 73 pinctrl-0 = <&pinctrl_ecspi1_master>; 79 pinctrl-0 = <&pinctrl_enet1>; 87 pinctrl-0 = <&pinctrl_enet2 &pinctrl_enet2_mdio>; 96 #size-cells = <0>; 98 ethphy0: ethernet-phy@0 { [all …]
|
/Linux-v5.4/drivers/misc/habanalabs/include/goya/asic_reg/ |
D | cpu_ca53_cfg_masks.h | 23 #define CPU_CA53_CFG_ARM_CFG_AA64NAA32_SHIFT 0 24 #define CPU_CA53_CFG_ARM_CFG_AA64NAA32_MASK 0x3 26 #define CPU_CA53_CFG_ARM_CFG_END_MASK 0x30 28 #define CPU_CA53_CFG_ARM_CFG_TE_MASK 0x300 30 #define CPU_CA53_CFG_ARM_CFG_VINITHI_MASK 0x3000 33 #define CPU_CA53_CFG_RST_ADDR_LSB_VECTOR_SHIFT 0 34 #define CPU_CA53_CFG_RST_ADDR_LSB_VECTOR_MASK 0xFFFFFFFF 37 #define CPU_CA53_CFG_RST_ADDR_MSB_VECTOR_SHIFT 0 38 #define CPU_CA53_CFG_RST_ADDR_MSB_VECTOR_MASK 0xFF 41 #define CPU_CA53_CFG_ARM_RST_CONTROL_NCPUPORESET_SHIFT 0 [all …]
|
D | goya_blocks.h | 16 #define mmPCI_NRTR_BASE 0x7FFC000000ull 17 #define PCI_NRTR_MAX_OFFSET 0x608 18 #define PCI_NRTR_SECTION 0x4000 19 #define mmPCI_RD_REGULATOR_BASE 0x7FFC004000ull 20 #define PCI_RD_REGULATOR_MAX_OFFSET 0x74 21 #define PCI_RD_REGULATOR_SECTION 0x1000 22 #define mmPCI_WR_REGULATOR_BASE 0x7FFC005000ull 23 #define PCI_WR_REGULATOR_MAX_OFFSET 0x74 24 #define PCI_WR_REGULATOR_SECTION 0x3B000 25 #define mmMME1_RTR_BASE 0x7FFC040000ull [all …]
|
/Linux-v5.4/arch/powerpc/boot/dts/fsl/ |
D | mpc8548cds.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x01000000>; 44 partition@0 { 45 reg = <0x0 0x0b00000>; 50 reg = <0x0b00000 0x0400000>; 55 reg = <0x0f00000 0x060000>; 60 reg = <0x0f60000 0x020000>; 66 reg = <0x0f80000 0x080000>; 72 board-control@1,0 { 74 reg = <0x1 0x0 0x1000>; [all …]
|
D | pq3-i2c-0.dtsi | 2 * PQ3 I2C device tree stub [ controller @ offset 0x3000 ] 37 #size-cells = <0>; 38 cell-index = <0>; 40 reg = <0x3000 0x100>; 41 interrupts = <43 2 0 0>;
|
/Linux-v5.4/sound/isa/msnd/ |
D | msnd.c | 48 writew(0, base + JQS_wHead); in snd_msnd_init_queue() 49 writew(0, base + JQS_wTail); in snd_msnd_init_queue() 58 while (timeout-- > 0) in snd_msnd_wait_TXDE() 60 return 0; in snd_msnd_wait_TXDE() 70 while (timeout-- > 0) in snd_msnd_wait_HC0() 72 return 0; in snd_msnd_wait_HC0() 82 if (snd_msnd_wait_HC0(dev) == 0) { in snd_msnd_send_dsp_cmd() 85 return 0; in snd_msnd_send_dsp_cmd() 100 if (snd_msnd_wait_TXDE(dev) == 0) { in snd_msnd_send_word() 104 return 0; in snd_msnd_send_word() [all …]
|
/Linux-v5.4/drivers/net/dsa/mv88e6xxx/ |
D | global1.h | 16 /* Offset 0x00: Switch Global Status Register */ 17 #define MV88E6XXX_G1_STS 0x00 18 #define MV88E6352_G1_STS_PPU_STATE 0x8000 19 #define MV88E6185_G1_STS_PPU_STATE_MASK 0xc000 20 #define MV88E6185_G1_STS_PPU_STATE_DISABLED_RST 0x0000 21 #define MV88E6185_G1_STS_PPU_STATE_INITIALIZING 0x4000 22 #define MV88E6185_G1_STS_PPU_STATE_DISABLED 0x8000 23 #define MV88E6185_G1_STS_PPU_STATE_POLLING 0xc000 24 #define MV88E6XXX_G1_STS_INIT_READY 0x0800 33 #define MV88E6XXX_G1_STS_IRQ_EEPROM_DONE 0 [all …]
|
D | port.h | 16 /* Offset 0x00: Port Status Register */ 17 #define MV88E6XXX_PORT_STS 0x00 18 #define MV88E6XXX_PORT_STS_PAUSE_EN 0x8000 19 #define MV88E6XXX_PORT_STS_MY_PAUSE 0x4000 20 #define MV88E6XXX_PORT_STS_HD_FLOW 0x2000 21 #define MV88E6XXX_PORT_STS_PHY_DETECT 0x1000 22 #define MV88E6250_PORT_STS_LINK 0x1000 23 #define MV88E6250_PORT_STS_PORTMODE_MASK 0x0f00 24 #define MV88E6250_PORT_STS_PORTMODE_PHY_10_HALF 0x0800 25 #define MV88E6250_PORT_STS_PORTMODE_PHY_100_HALF 0x0900 [all …]
|
D | global2.h | 16 /* Offset 0x00: Interrupt Source Register */ 17 #define MV88E6XXX_G2_INT_SRC 0x00 18 #define MV88E6XXX_G2_INT_SRC_WDOG 0x8000 19 #define MV88E6XXX_G2_INT_SRC_JAM_LIMIT 0x4000 20 #define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH 0x2000 21 #define MV88E6XXX_G2_INT_SRC_WAKE_EVENT 0x1000 22 #define MV88E6352_G2_INT_SRC_SERDES 0x0800 23 #define MV88E6352_G2_INT_SRC_PHY 0x001f 24 #define MV88E6390_G2_INT_SRC_PHY 0x07fe 28 /* Offset 0x01: Interrupt Mask Register */ [all …]
|
/Linux-v5.4/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
D | uvd_4_2_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
D | uvd_5_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
D | uvd_6_0_sh_mask.h | 27 #define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff 28 #define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 29 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff 30 #define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 31 #define UVD_SEMA_CMD__REQ_CMD_MASK 0xf 32 #define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 33 #define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 34 #define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 35 #define UVD_SEMA_CMD__MODE_MASK 0x40 36 #define UVD_SEMA_CMD__MODE__SHIFT 0x6 [all …]
|
/Linux-v5.4/arch/powerpc/include/asm/ |
D | kdump.h | 7 #define KDUMP_KERNELBASE 0x2000000 12 #define KDUMP_RESERVE_LIMIT 0x10000 /* 64K */ 23 #define KDUMP_TRAMPOLINE_START 0x0100 24 #define KDUMP_TRAMPOLINE_END 0x3000 26 #define KDUMP_TRAMPOLINE_START (0x0100 + PAGE_OFFSET) 27 #define KDUMP_TRAMPOLINE_END (0x3000 + PAGE_OFFSET)
|
/Linux-v5.4/arch/alpha/kernel/ |
D | binfmt_loader.c | 16 if (eh->fh.f_magic != 0x183 || (eh->fh.f_flags & 0x3000) != 0x3000) in load_binary() 34 bprm->taso = eh->ah.entry < 0x100000000UL; in load_binary() 39 if (retval < 0) in load_binary() 51 return 0; in init_loader_binfmt()
|
/Linux-v5.4/arch/sh/boot/romimage/ |
D | mmcif-sh7724.c | 14 #define MMCIF_BASE (void __iomem *)0xa4ca0000 16 #define MSTPCR2 0xa4150038 17 #define PTWCR 0xa4050146 18 #define PTXCR 0xa4050148 19 #define PSELA 0xa405014e 20 #define PSELE 0xa4050156 21 #define HIZCRC 0xa405015c 22 #define DRVCRA 0xa405018a 42 __raw_writel(__raw_readl(MSTPCR2) & ~0x20000000, MSTPCR2); in mmcif_loader() 45 __raw_writew(0x0000, PTWCR); in mmcif_loader() [all …]
|
/Linux-v5.4/arch/arm/mach-ux500/ |
D | db8500-regs.h | 10 #define U8500_ESRAM_BASE 0x40000000 11 #define U8500_ESRAM_BANK_SIZE 0x00020000 21 #define U8500_ESRAM_DMA_LCPA_OFFSET 0x10000 28 #define U8500_PER3_BASE 0x80000000 29 #define U8500_STM_BASE 0x80100000 30 #define U8500_STM_REG_BASE (U8500_STM_BASE + 0xF000) 31 #define U8500_PER2_BASE 0x80110000 32 #define U8500_PER1_BASE 0x80120000 33 #define U8500_B2R2_BASE 0x80130000 34 #define U8500_HSEM_BASE 0x80140000 [all …]
|
/Linux-v5.4/drivers/media/platform/qcom/venus/ |
D | hfi_venus_io.h | 9 #define VBIF_BASE 0x80000 11 #define VBIF_AXI_HALT_CTRL0 (VBIF_BASE + 0x208) 12 #define VBIF_AXI_HALT_CTRL1 (VBIF_BASE + 0x20c) 14 #define VBIF_AXI_HALT_CTRL0_HALT_REQ BIT(0) 15 #define VBIF_AXI_HALT_CTRL1_HALT_ACK BIT(0) 18 #define CPU_BASE 0xc0000 19 #define CPU_CS_BASE (CPU_BASE + 0x12000) 20 #define CPU_IC_BASE (CPU_BASE + 0x1f000) 22 #define CPU_CS_A2HSOFTINTCLR (CPU_CS_BASE + 0x1c) 24 #define VIDC_CTRL_INIT (CPU_CS_BASE + 0x48) [all …]
|
/Linux-v5.4/drivers/net/wireless/broadcom/brcm80211/include/ |
D | brcmu_d11.h | 20 /* bit 0~7 channel number 21 * for 80+80 channels: bit 0~3 low channel id, bit 4~7 high channel id 23 #define BRCMU_CHSPEC_CH_MASK 0x00ff 24 #define BRCMU_CHSPEC_CH_SHIFT 0 25 #define BRCMU_CHSPEC_CHL_MASK 0x000f 26 #define BRCMU_CHSPEC_CHL_SHIFT 0 27 #define BRCMU_CHSPEC_CHH_MASK 0x00f0 36 #define BRCMU_CHSPEC_D11N_SB_MASK 0x0300 38 #define BRCMU_CHSPEC_D11N_SB_L 0x0100 /* control lower */ 39 #define BRCMU_CHSPEC_D11N_SB_U 0x0200 /* control upper */ [all …]
|
/Linux-v5.4/drivers/bus/ |
D | omap_l3_smx.h | 14 #define L3_COMPONENT 0x000 15 #define L3_CORE 0x018 16 #define L3_AGENT_CONTROL 0x020 17 #define L3_AGENT_STATUS 0x028 18 #define L3_ERROR_LOG 0x058 23 #define L3_ERROR_LOG_ADDR 0x060 26 #define L3_SI_CONTROL 0x020 27 #define L3_SI_FLAG_STATUS_0 0x510 31 #define L3_STATUS_0_MPUIA_BRST (shift << 0) 95 #define L3_SI_FLAG_STATUS_1 0x530 [all …]
|
/Linux-v5.4/include/linux/mfd/wm8350/ |
D | pmic.h | 19 #define WM8350_CURRENT_SINK_DRIVER_A 0xAC 20 #define WM8350_CSA_FLASH_CONTROL 0xAD 21 #define WM8350_CURRENT_SINK_DRIVER_B 0xAE 22 #define WM8350_CSB_FLASH_CONTROL 0xAF 23 #define WM8350_DCDC_LDO_REQUESTED 0xB0 24 #define WM8350_DCDC_ACTIVE_OPTIONS 0xB1 25 #define WM8350_DCDC_SLEEP_OPTIONS 0xB2 26 #define WM8350_POWER_CHECK_COMPARATOR 0xB3 27 #define WM8350_DCDC1_CONTROL 0xB4 28 #define WM8350_DCDC1_TIMEOUTS 0xB5 [all …]
|
/Linux-v5.4/drivers/media/usb/dvb-usb-v2/ |
D | rtl28xxu.h | 40 #define DEMOD 0x0000 41 #define USB 0x0100 42 #define SYS 0x0200 43 #define I2C 0x0300 44 #define I2C_DA 0x0600 46 #define CMD_WR_FLAG 0x0010 47 #define CMD_DEMOD_RD 0x0000 48 #define CMD_DEMOD_WR 0x0010 49 #define CMD_USB_RD 0x0100 50 #define CMD_USB_WR 0x0110 [all …]
|
/Linux-v5.4/drivers/gpu/drm/i915/display/ |
D | intel_overlay.c | 52 #define OCMD_TILED_SURFACE (0x1<<19) 53 #define OCMD_MIRROR_MASK (0x3<<17) 54 #define OCMD_MIRROR_MODE (0x3<<17) 55 #define OCMD_MIRROR_HORIZONTAL (0x1<<17) 56 #define OCMD_MIRROR_VERTICAL (0x2<<17) 57 #define OCMD_MIRROR_BOTH (0x3<<17) 58 #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */ 59 #define OCMD_UV_SWAP (0x1<<14) /* YVYU */ 60 #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */ 61 #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */ [all …]
|
/Linux-v5.4/drivers/media/i2c/ |
D | msp3400-kthreads.c | 28 { 0x0000, 0, 0, "could not detect sound standard", V4L2_STD_ALL }, 29 { 0x0001, 0, 0, "autodetect start", V4L2_STD_ALL }, 30 { 0x0002, MSP_CARRIER(4.5), MSP_CARRIER(4.72), 32 { 0x0003, MSP_CARRIER(5.5), MSP_CARRIER(5.7421875), 34 { 0x0004, MSP_CARRIER(6.5), MSP_CARRIER(6.2578125), 36 { 0x0005, MSP_CARRIER(6.5), MSP_CARRIER(6.7421875), 38 { 0x0006, MSP_CARRIER(6.5), MSP_CARRIER(6.5), 40 { 0x0007, MSP_CARRIER(6.5), MSP_CARRIER(5.7421875), 42 { 0x0008, MSP_CARRIER(5.5), MSP_CARRIER(5.85), 44 { 0x0009, MSP_CARRIER(6.5), MSP_CARRIER(5.85), [all …]
|