/Linux-v6.6/drivers/gpu/drm/amd/include/asic_reg/umc/ |
D | umc_6_7_0_sh_mask.h | 29 …C_UMC0_MCUMC_STATUST0__ErrorCode__SHIFT 0x0 30 …_UMC0_MCUMC_STATUST0__ErrorCodeExt__SHIFT 0x10 31 …_UMC0_MCUMC_STATUST0__RESERV22__SHIFT 0x16 32 …_UMC0_MCUMC_STATUST0__AddrLsb__SHIFT 0x18 33 …_UMC0_MCUMC_STATUST0__RESERV30__SHIFT 0x1e 34 …_UMC0_MCUMC_STATUST0__ErrCoreId__SHIFT 0x20 35 …_UMC0_MCUMC_STATUST0__RESERV38__SHIFT 0x26 36 …_UMC0_MCUMC_STATUST0__Scrub__SHIFT 0x28 37 …_UMC0_MCUMC_STATUST0__RESERV41__SHIFT 0x29 38 …_UMC0_MCUMC_STATUST0__Poison__SHIFT 0x2b [all …]
|
/Linux-v6.6/lib/raid6/ |
D | neon.uc | 44 * The MASK() operation returns 0xFF in any byte for which the high 45 * bit is 1, 0x00 for any byte for which the high bit is 0. 64 const unative_t x1d = vdupq_n_u8(0x1d); 70 for ( d = 0 ; d < bytes ; d += NSIZE*$# ) { 72 for ( z = z0-1 ; z >= 0 ; z-- ) { 78 w2$$ = vandq_u8(w2$$, x1d); 95 const unative_t x1d = vdupq_n_u8(0x1d); 101 for ( d = 0 ; d < bytes ; d += NSIZE*$# ) { 112 w2$$ = vandq_u8(w2$$, x1d); 121 w2$$ = PMUL(w2$$, x1d); [all …]
|
D | loongarch_simd.c | 16 * The vector algorithms are currently priority 0, which means the generic 52 for (d = 0; d < bytes; d += NSIZE*4) { in raid6_lsx_gen_syndrome() 54 asm volatile("vld $vr0, %0" : : "m"(dptr[z0][d+0*NSIZE])); in raid6_lsx_gen_syndrome() 55 asm volatile("vld $vr1, %0" : : "m"(dptr[z0][d+1*NSIZE])); in raid6_lsx_gen_syndrome() 56 asm volatile("vld $vr2, %0" : : "m"(dptr[z0][d+2*NSIZE])); in raid6_lsx_gen_syndrome() 57 asm volatile("vld $vr3, %0" : : "m"(dptr[z0][d+3*NSIZE])); in raid6_lsx_gen_syndrome() 58 asm volatile("vori.b $vr4, $vr0, 0"); in raid6_lsx_gen_syndrome() 59 asm volatile("vori.b $vr5, $vr1, 0"); in raid6_lsx_gen_syndrome() 60 asm volatile("vori.b $vr6, $vr2, 0"); in raid6_lsx_gen_syndrome() 61 asm volatile("vori.b $vr7, $vr3, 0"); in raid6_lsx_gen_syndrome() [all …]
|
/Linux-v6.6/crypto/ |
D | dh.c | 27 memset(ctx, 0, sizeof(*ctx)); in dh_clear_ctx() 50 return (p_len < 2048) ? -EINVAL : 0; in dh_check_params_length() 52 return (p_len < 1536) ? -EINVAL : 0; in dh_check_params_length() 68 return 0; in dh_set_params() 80 if (crypto_dh_decode_key(buf, len, ¶ms) < 0) in dh_set_secret() 83 if (dh_set_params(ctx, ¶ms) < 0) in dh_set_secret() 90 return 0; in dh_set_secret() 120 if (mpi_cmp_ui(y, 1) < 1 || mpi_cmp(y, ctx->p) >= 0) in dh_is_pubkey_valid() 132 val = mpi_alloc(0); in dh_is_pubkey_valid() 159 if (ret != 0) in dh_is_pubkey_valid() [all …]
|
D | testmgr.h | 33 * @ksize: Length of @key in bytes (0 if no key) 103 * @crypt_error: When @novrfy=0, the expected error from encrypt(). When 201 "\xDF\x8E\x8A\xE5\x9D\x73\x3D\x9F\x33\xB3\x01\x62\x4A\xFD\x1D\x51" 211 "\x59\x0B\x95\x72\xA2\xC2\xA9\xC4\x06\x05\x9D\xC2\xAB\x2F\x1D\xAF" 218 "\x36\x3F\xF7\x18\x9D\xA8\xE9\x0B\x1D\x34\x1F\x71\xD0\x9B\x76\xA8" 219 "\xA9\x43\xE1\x1D\x10\xB2\x4D\x24\x9F\x2D\xEA\xFE\xF8\x0C\x18\x26", 224 "\x5e\x32\x39\x6d\xc1\x1d\x7d\x50\x3b\x9f\x7a\xad\xf0\x2e\x25\x53" 241 "\x7F\xE2\x53\x72\x98\xCA\x2A\x8F\x59\x46\xF8\xE5\xFD\x09\x1D\xBD" 303 "\xC6\x67\xFF\x1D\x1E\x3C\x1D\xC1\xB5\x5F\x6C\xC0\xB2\x07\x3A\x6D" 330 "\xA6\xFF\x46\x83\x97\xDE\xE9\xE2\x17\x03\x06\x14\xE2\xD7\xB1\x1D" [all …]
|
/Linux-v6.6/drivers/media/usb/gspca/ |
D | ov534.c | 29 #define OV534_REG_ADDRESS 0xf1 /* sensor address */ 30 #define OV534_REG_SUBADDR 0xf2 31 #define OV534_REG_WRITE 0xf3 32 #define OV534_REG_READ 0xf4 33 #define OV534_REG_OPERATION 0xf5 34 #define OV534_REG_STATUS 0xf6 36 #define OV534_OP_WRITE_3 0x37 37 #define OV534_OP_WRITE_2 0x33 38 #define OV534_OP_READ_2 0xf9 96 .priv = 0}, [all …]
|
D | ov534_9.c | 20 #define OV534_REG_ADDRESS 0xf1 /* sensor address */ 21 #define OV534_REG_SUBADDR 0xf2 22 #define OV534_REG_WRITE 0xf3 23 #define OV534_REG_READ 0xf4 24 #define OV534_REG_OPERATION 0xf5 25 #define OV534_REG_STATUS 0xf6 27 #define OV534_OP_WRITE_3 0x37 28 #define OV534_OP_WRITE_2 0x33 29 #define OV534_OP_READ_2 0xf9 54 #define QVGA_MODE 0 [all …]
|
/Linux-v6.6/drivers/media/dvb-frontends/ |
D | stv0900_init.h | 24 { 0, 11101 }, /*C/N=-0dB*/ 83 { -5, 0xCAA1 }, /*-5dBm*/ 84 { -10, 0xC229 }, /*-10dBm*/ 85 { -15, 0xBB08 }, /*-15dBm*/ 86 { -20, 0xB4BC }, /*-20dBm*/ 87 { -25, 0xAD5A }, /*-25dBm*/ 88 { -30, 0xA298 }, /*-30dBm*/ 89 { -35, 0x98A8 }, /*-35dBm*/ 90 { -40, 0x8389 }, /*-40dBm*/ 91 { -45, 0x59BE }, /*-45dBm*/ [all …]
|
D | itd1000.c | 31 } while (0) 35 } while (0) 39 } while (0) 46 .addr = state->cfg->i2c_address, .flags = 0, .buf = buf, .len = len+1 in itd1000_write_regs() 56 buf[0] = reg; in itd1000_write_regs() 59 /* itd_dbg("wr %02x: %02x\n", reg, v[0]); */ in itd1000_write_regs() 65 return 0; in itd1000_write_regs() 72 { .addr = state->cfg->i2c_address, .flags = 0, .buf = ®, .len = 1 }, in itd1000_read_reg() 77 itd1000_write_regs(state, (reg - 1) & 0xff, &state->shadow[(reg - 1) & 0xff], 1); in itd1000_read_reg() 100 { 0, 0x8, 0x3 }, [all …]
|
D | tda18271c2dd_maps.h | 3 HF_None = 0, HF_B, HF_DK, HF_G, HF_I, HF_L, HF_L1, HF_MN, HF_FM_Radio, 10 { 0, 0, 0x00, 0x00 }, /* HF_None */ 11 { 6000000, 7000000, 0x1D, 0x2C }, /* HF_B, */ 12 { 6900000, 8000000, 0x1E, 0x2C }, /* HF_DK, */ 13 { 7100000, 8000000, 0x1E, 0x2C }, /* HF_G, */ 14 { 7250000, 8000000, 0x1E, 0x2C }, /* HF_I, */ 15 { 6900000, 8000000, 0x1E, 0x2C }, /* HF_L, */ 16 { 1250000, 8000000, 0x1E, 0x2C }, /* HF_L1, */ 17 { 5400000, 6000000, 0x1C, 0x2C }, /* HF_MN, */ 18 { 1250000, 500000, 0x18, 0x2C }, /* HF_FM_Radio, */ [all …]
|
/Linux-v6.6/crypto/asymmetric_keys/ |
D | selftest.c | 41 "\xe0\xc3\xc1\x79\xc2\xb3\xeb\xc0\x1e\x6d\x3e\x54\x1d\xbd\xb7\x92" 44 "\x66\xdf\xbf\x1d\x76\x78\x02\x31\xe8\xe5\x07\xf8\xb7\x82\x5c\x0d" 64 "\x4c\x53\x3a\xa2\xb5\x84\x1d\x4b\x65\x7e\xdc\xf7\xdb\x36\x7d\xbe" 71 "\x21\x02\x03\x01\x00\x01\xa3\x5d\x30\x5b\x30\x0c\x06\x03\x55\x1d" 72 "\x13\x01\x01\xff\x04\x02\x30\x00\x30\x0b\x06\x03\x55\x1d\x0f\x04" 73 "\x04\x03\x02\x07\x80\x30\x1d\x06\x03\x55\x1d\x0e\x04\x16\x04\x14" 75 "\x51\x8f\xe3\xdb\x30\x1f\x06\x03\x55\x1d\x23\x04\x18\x30\x16\x80" 147 "\xcc\x12\x63\xd4\xd6\xac\x9b\x1d\x14\x77\x8d\x1c\x57\xd5\x27\xc6" 161 "\xb8\x7a\x89\xc5\x9e\xd9\x97\xdf\xd7\xe7\xc6\x1d\xc0\x20\x6c\xb8" 164 "\xa7\x4a\x7e\x62\x1d\xc4\x50\x39\x35\x4e\x28\xcb\x4a\xfb\x9d\xdb" [all …]
|
/Linux-v6.6/arch/powerpc/boot/dts/fsl/ |
D | t2081qds.dts | 104 #size-cells = <0>; 105 reg = <0x54 1>; 106 mux-mask = <0xe0>; 108 t2081mdio0: mdio@0 { 110 #size-cells = <0>; 111 reg = <0>; 114 reg = <0x1>; 120 #size-cells = <0>; 121 reg = <0x20>; 124 reg = <0x2>; [all …]
|
/Linux-v6.6/drivers/infiniband/hw/qib/ |
D | qib_6120_regs.h | 35 #define QIB_6120_Revision_OFFS 0x0 36 #define QIB_6120_Revision_R_Simulator_LSB 0x3F 37 #define QIB_6120_Revision_R_Simulator_RMASK 0x1 38 #define QIB_6120_Revision_Reserved_LSB 0x28 39 #define QIB_6120_Revision_Reserved_RMASK 0x7FFFFF 40 #define QIB_6120_Revision_BoardID_LSB 0x20 41 #define QIB_6120_Revision_BoardID_RMASK 0xFF 42 #define QIB_6120_Revision_R_SW_LSB 0x18 43 #define QIB_6120_Revision_R_SW_RMASK 0xFF 44 #define QIB_6120_Revision_R_Arch_LSB 0x10 [all …]
|
D | qib_7322_regs.h | 35 #define QIB_7322_Revision_OFFS 0x0 36 #define QIB_7322_Revision_DEF 0x0000000002010601 37 #define QIB_7322_Revision_R_Simulator_LSB 0x3F 38 #define QIB_7322_Revision_R_Simulator_MSB 0x3F 39 #define QIB_7322_Revision_R_Simulator_RMASK 0x1 40 #define QIB_7322_Revision_R_Emulation_LSB 0x3E 41 #define QIB_7322_Revision_R_Emulation_MSB 0x3E 42 #define QIB_7322_Revision_R_Emulation_RMASK 0x1 43 #define QIB_7322_Revision_R_Emulation_Revcode_LSB 0x28 44 #define QIB_7322_Revision_R_Emulation_Revcode_MSB 0x3D [all …]
|
D | qib_7220_regs.h | 37 #define QIB_7220_Revision_OFFS 0x0 38 #define QIB_7220_Revision_R_Simulator_LSB 0x3F 39 #define QIB_7220_Revision_R_Simulator_RMASK 0x1 40 #define QIB_7220_Revision_R_Emulation_LSB 0x3E 41 #define QIB_7220_Revision_R_Emulation_RMASK 0x1 42 #define QIB_7220_Revision_R_Emulation_Revcode_LSB 0x28 43 #define QIB_7220_Revision_R_Emulation_Revcode_RMASK 0x3FFFFF 44 #define QIB_7220_Revision_BoardID_LSB 0x20 45 #define QIB_7220_Revision_BoardID_RMASK 0xFF 46 #define QIB_7220_Revision_R_SW_LSB 0x18 [all …]
|
/Linux-v6.6/drivers/gpu/drm/amd/include/asic_reg/dpcs/ |
D | dpcs_2_1_0_sh_mask.h | 27 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS__SHIFT 0x0 28 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_EN__SHIFT 0x1 29 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON__SHIFT 0x2 30 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_CLOCK_ON__SHIFT 0x3 31 …_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS_MASK 0x00000001L 32 …_TX_CLOCK_CNTL__DPCS_SYMCLK_EN_MASK 0x00000002L 33 …_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON_MASK 0x00000004L 34 …_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_CLOCK_ON_MASK 0x00000008L 36 …0_DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_REQ__SHIFT 0xc 37 …0_DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_PENDING__SHIFT 0xd [all …]
|
D | dpcs_3_0_0_sh_mask.h | 14 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS__SHIFT 0x0 15 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_EN__SHIFT 0x1 16 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON__SHIFT 0x2 17 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_TX_CLK_LDPCS_CLOCK_ON__SHIFT 0x3 18 …_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS_MASK 0x00000001L 19 …_TX_CLOCK_CNTL__DPCS_SYMCLK_EN_MASK 0x00000002L 20 …_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON_MASK 0x00000004L 21 …_TX_CLOCK_CNTL__DPCS_TX_CLK_LDPCS_CLOCK_ON_MASK 0x00000008L 23 …0_DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_REQ__SHIFT 0xc 24 …0_DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_PENDING__SHIFT 0xd [all …]
|
/Linux-v6.6/drivers/gpu/drm/amd/include/asic_reg/gca/ |
D | gfx_8_0_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x1 36 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0 [all …]
|
D | gfx_7_2_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE_MASK 0x8 36 #define CB_COLOR_CONTROL__DEGAMMA_ENABLE__SHIFT 0x3 [all …]
|
D | gfx_8_1_sh_mask.h | 27 #define CB_BLEND_RED__BLEND_RED_MASK 0xffffffff 28 #define CB_BLEND_RED__BLEND_RED__SHIFT 0x0 29 #define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xffffffff 30 #define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0 31 #define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xffffffff 32 #define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0 33 #define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xffffffff 34 #define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0 35 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x1 36 #define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0 [all …]
|
/Linux-v6.6/drivers/video/fbdev/sis/ |
D | oem300.h | 55 {0x08,0x08,0x08,0x08}, 56 {0x08,0x08,0x08,0x08}, 57 {0x08,0x08,0x08,0x08}, 58 {0x2c,0x2c,0x2c,0x2c}, 59 {0x08,0x08,0x08,0x08}, 60 {0x08,0x08,0x08,0x08}, 61 {0x08,0x08,0x08,0x08}, 62 {0x20,0x20,0x20,0x20} 67 {0x20,0x20,0x20,0x20}, 68 {0x20,0x20,0x20,0x20}, [all …]
|
/Linux-v6.6/drivers/media/tuners/ |
D | fc0013.c | 17 .addr = priv->addr, .flags = 0, .buf = buf, .len = 2 in fc0013_writereg() 24 return 0; in fc0013_writereg() 30 { .addr = priv->addr, .flags = 0, .buf = ®, .len = 1 }, in fc0013_readreg() 38 return 0; in fc0013_readreg() 50 int i, ret = 0; in fc0013_init() 52 0x00, /* reg. 0x00: dummy */ in fc0013_init() 53 0x09, /* reg. 0x01 */ in fc0013_init() 54 0x16, /* reg. 0x02 */ in fc0013_init() 55 0x00, /* reg. 0x03 */ in fc0013_init() 56 0x00, /* reg. 0x04 */ in fc0013_init() [all …]
|
/Linux-v6.6/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
D | vcn_4_0_3_sh_mask.h | 29 …P_CTRL__STANDARD__SHIFT 0x0 30 …P_CTRL__STD_VERSION__SHIFT 0x4 31 …STANDARD_MASK 0x0000000FL 32 …STD_VERSION_MASK 0x00000010L 34 …C_GATE__SYS__SHIFT 0x0 35 …C_GATE__UDEC__SHIFT 0x1 36 …C_GATE__MPEG2__SHIFT 0x2 37 …C_GATE__REGS__SHIFT 0x3 38 …C_GATE__RBC__SHIFT 0x4 39 …C_GATE__LMI_MC__SHIFT 0x5 [all …]
|
/Linux-v6.6/drivers/soc/tegra/cbb/ |
D | tegra194-cbb.c | 27 #define ERRLOGGER_0_ID_COREID_0 0x00000000 28 #define ERRLOGGER_0_ID_REVISIONID_0 0x00000004 29 #define ERRLOGGER_0_FAULTEN_0 0x00000008 30 #define ERRLOGGER_0_ERRVLD_0 0x0000000c 31 #define ERRLOGGER_0_ERRCLR_0 0x00000010 32 #define ERRLOGGER_0_ERRLOG0_0 0x00000014 33 #define ERRLOGGER_0_ERRLOG1_0 0x00000018 34 #define ERRLOGGER_0_RSVD_00_0 0x0000001c 35 #define ERRLOGGER_0_ERRLOG3_0 0x00000020 36 #define ERRLOGGER_0_ERRLOG4_0 0x00000024 [all …]
|
/Linux-v6.6/lib/crypto/ |
D | blake2s-selftest.c | 28 * for (i = 0; i < len; i++) { 29 * if (i && (i % 12) == 0) 31 * printf("0x%02x, ", vec[i]); 43 * key[0] = key[1] = 1; 47 * for (i = 0; i < BLAKE2S_TESTVEC_COUNT; ++i) 52 * for (i = 0; i < BLAKE2S_TESTVEC_COUNT; ++i) { 62 * return 0; 66 { 0xa1, }, 67 { 0x7c, 0x89, }, 68 { 0x74, 0x0e, 0xd4, }, [all …]
|