| /Linux-v5.15/tools/testing/kunit/test_data/ |
| D | test_output_isolated_correctly.log | 1 Linux version 5.1.0-rc7-00061-g04652f1cb4aa0 (brendanhiggins@mactruck.svl.corp.google.com) (gcc ver… 3 Kernel command line: mem=256M root=98:0 6 …(1734K kernel code, 489K rwdata, 396K rodata, 85K init, 216K bss, 29032K reserved, 0K cma-reserved) 7 SLUB: HWalign=64, Order=0-3, MinObjects=0, CPUs=1, Nodes=1 9 clocksource: timer: mask: 0xffffffffffffffff max_cycles: 0x1cd42e205, max_idle_ns: 881590404426 ns 11 WARNING: CPU: 0 PID: 0 at kernel/time/clockevents.c:458 clockevents_register_device+0x143/0x160 13 CPU: 0 PID: 0 Comm: swapper Not tainted 5.1.0-rc7-00061-g04652f1cb4aa0 #163 19 [<600214c5>] ? os_is_signal_stack+0x15/0x30 20 [<6005c5ec>] ? printk+0x0/0x9b 21 [<6001597e>] ? show_stack+0xbe/0x1c0 [all …]
|
| /Linux-v5.15/drivers/clk/hisilicon/ |
| D | clk-hi3670.c | 17 { HI3670_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, }, 18 { HI3670_CLKIN_REF, "clkin_ref", NULL, 0, 32764, }, 19 { HI3670_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 134400000, }, 20 { HI3670_CLK_PPLL0, "clk_ppll0", NULL, 0, 1660000000, }, 21 { HI3670_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, }, 22 { HI3670_CLK_PPLL2, "clk_ppll2", NULL, 0, 1920000000, }, 23 { HI3670_CLK_PPLL3, "clk_ppll3", NULL, 0, 1200000000, }, 24 { HI3670_CLK_PPLL4, "clk_ppll4", NULL, 0, 900000000, }, 25 { HI3670_CLK_PPLL6, "clk_ppll6", NULL, 0, 393216000, }, 26 { HI3670_CLK_PPLL7, "clk_ppll7", NULL, 0, 1008000000, }, [all …]
|
| D | clk-hi3660.c | 14 { HI3660_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, }, 15 { HI3660_CLKIN_REF, "clkin_ref", NULL, 0, 32764, }, 16 { HI3660_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 128000000, }, 17 { HI3660_CLK_PPLL0, "clk_ppll0", NULL, 0, 1600000000, }, 18 { HI3660_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, }, 19 { HI3660_CLK_PPLL2, "clk_ppll2", NULL, 0, 2880000000UL, }, 20 { HI3660_CLK_PPLL3, "clk_ppll3", NULL, 0, 1290000000, }, 21 { HI3660_CLK_SCPLL, "clk_scpll", NULL, 0, 245760000, }, 22 { HI3660_PCLK, "pclk", NULL, 0, 20000000, }, 23 { HI3660_CLK_UART0_DBG, "clk_uart0_dbg", NULL, 0, 19200000, }, [all …]
|
| /Linux-v5.15/drivers/clk/renesas/ |
| D | r8a77970-cpg-mssr.c | 23 #define CPG_SD0CKCR 0x0074 53 { 0, 2 }, { 1, 3 }, { 2, 4 }, { 3, 6 }, 55 { 8, 24 }, { 10, 36 }, { 11, 48 }, { 0, 0 }, 61 { 0, 0 }, 101 DEF_DIV6P1("canfd", R8A77970_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 102 DEF_DIV6P1("mso", R8A77970_CLK_MSO, CLK_PLL1_DIV4, 0x014), 103 DEF_DIV6P1("csi0", R8A77970_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), 180 * 0 0 0 16.66 x 1 x192 x192 x96 181 * 0 0 1 16.66 x 1 x192 x192 x80 182 * 0 1 0 20 x 1 x160 x160 x80 [all …]
|
| D | r8a774a1-cpg-mssr.c | 82 DEF_GEN3_Z("z2", R8A774A1_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0), 103 DEF_GEN3_SD("sd0", R8A774A1_CLK_SD0, CLK_SDSRC, 0x074), 104 DEF_GEN3_SD("sd1", R8A774A1_CLK_SD1, CLK_SDSRC, 0x078), 105 DEF_GEN3_SD("sd2", R8A774A1_CLK_SD2, CLK_SDSRC, 0x268), 106 DEF_GEN3_SD("sd3", R8A774A1_CLK_SD3, CLK_SDSRC, 0x26c), 112 DEF_DIV6P1("canfd", R8A774A1_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 113 DEF_DIV6P1("csi0", R8A774A1_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), 114 DEF_DIV6P1("mso", R8A774A1_CLK_MSO, CLK_PLL1_DIV4, 0x014), 115 DEF_DIV6P1("hdmi", R8A774A1_CLK_HDMI, CLK_PLL1_DIV4, 0x250), 128 DEF_MOD("fdp1-0", 119, R8A774A1_CLK_S0D1), [all …]
|
| D | r8a774b1-cpg-mssr.c | 100 DEF_GEN3_SD("sd0", R8A774B1_CLK_SD0, CLK_SDSRC, 0x074), 101 DEF_GEN3_SD("sd1", R8A774B1_CLK_SD1, CLK_SDSRC, 0x078), 102 DEF_GEN3_SD("sd2", R8A774B1_CLK_SD2, CLK_SDSRC, 0x268), 103 DEF_GEN3_SD("sd3", R8A774B1_CLK_SD3, CLK_SDSRC, 0x26c), 109 DEF_DIV6P1("canfd", R8A774B1_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 110 DEF_DIV6P1("csi0", R8A774B1_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), 111 DEF_DIV6P1("mso", R8A774B1_CLK_MSO, CLK_PLL1_DIV4, 0x014), 112 DEF_DIV6P1("hdmi", R8A774B1_CLK_HDMI, CLK_PLL1_DIV4, 0x250), 125 DEF_MOD("fdp1-0", 119, R8A774B1_CLK_S0D1), 256 * 0 0 0 0 16.66 x 1 x180 x192 x192 x144 /16 [all …]
|
| D | r8a774e1-cpg-mssr.c | 82 DEF_GEN3_Z("z2", R8A774E1_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0), 103 DEF_GEN3_SD("sd0", R8A774E1_CLK_SD0, CLK_SDSRC, 0x074), 104 DEF_GEN3_SD("sd1", R8A774E1_CLK_SD1, CLK_SDSRC, 0x078), 105 DEF_GEN3_SD("sd2", R8A774E1_CLK_SD2, CLK_SDSRC, 0x268), 106 DEF_GEN3_SD("sd3", R8A774E1_CLK_SD3, CLK_SDSRC, 0x26c), 113 DEF_DIV6P1("canfd", R8A774E1_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 114 DEF_DIV6P1("csi0", R8A774E1_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), 115 DEF_DIV6P1("mso", R8A774E1_CLK_MSO, CLK_PLL1_DIV4, 0x014), 116 DEF_DIV6P1("hdmi", R8A774E1_CLK_HDMI, CLK_PLL1_DIV4, 0x250), 125 DEF_MOD("fdp1-0", 119, R8A774E1_CLK_S0D1), [all …]
|
| D | r8a7796-cpg-mssr.c | 87 DEF_GEN3_Z("z2", R8A7796_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0), 109 DEF_GEN3_SD("sd0", R8A7796_CLK_SD0, CLK_SDSRC, 0x074), 110 DEF_GEN3_SD("sd1", R8A7796_CLK_SD1, CLK_SDSRC, 0x078), 111 DEF_GEN3_SD("sd2", R8A7796_CLK_SD2, CLK_SDSRC, 0x268), 112 DEF_GEN3_SD("sd3", R8A7796_CLK_SD3, CLK_SDSRC, 0x26c), 119 DEF_DIV6P1("canfd", R8A7796_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 120 DEF_DIV6P1("csi0", R8A7796_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), 121 DEF_DIV6P1("mso", R8A7796_CLK_MSO, CLK_PLL1_DIV4, 0x014), 122 DEF_DIV6P1("hdmi", R8A7796_CLK_HDMI, CLK_PLL1_DIV4, 0x250), 130 DEF_MOD("fdp1-0", 119, R8A7796_CLK_S0D1), [all …]
|
| D | r8a77965-cpg-mssr.c | 104 DEF_GEN3_SD("sd0", R8A77965_CLK_SD0, CLK_SDSRC, 0x074), 105 DEF_GEN3_SD("sd1", R8A77965_CLK_SD1, CLK_SDSRC, 0x078), 106 DEF_GEN3_SD("sd2", R8A77965_CLK_SD2, CLK_SDSRC, 0x268), 107 DEF_GEN3_SD("sd3", R8A77965_CLK_SD3, CLK_SDSRC, 0x26c), 114 DEF_DIV6P1("canfd", R8A77965_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 115 DEF_DIV6P1("csi0", R8A77965_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), 116 DEF_DIV6P1("mso", R8A77965_CLK_MSO, CLK_PLL1_DIV4, 0x014), 117 DEF_DIV6P1("hdmi", R8A77965_CLK_HDMI, CLK_PLL1_DIV4, 0x250), 125 DEF_MOD("fdp1-0", 119, R8A77965_CLK_S0D1), 284 * 0 0 0 0 16.66 x 1 x180 x192 x192 x144 /16 [all …]
|
| D | r8a7795-cpg-mssr.c | 85 DEF_GEN3_Z("z2", R8A7795_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0), 107 DEF_GEN3_SD("sd0", R8A7795_CLK_SD0, CLK_SDSRC, 0x074), 108 DEF_GEN3_SD("sd1", R8A7795_CLK_SD1, CLK_SDSRC, 0x078), 109 DEF_GEN3_SD("sd2", R8A7795_CLK_SD2, CLK_SDSRC, 0x268), 110 DEF_GEN3_SD("sd3", R8A7795_CLK_SD3, CLK_SDSRC, 0x26c), 117 DEF_DIV6P1("canfd", R8A7795_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 118 DEF_DIV6P1("csi0", R8A7795_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), 119 DEF_DIV6P1("mso", R8A7795_CLK_MSO, CLK_PLL1_DIV4, 0x014), 120 DEF_DIV6P1("hdmi", R8A7795_CLK_HDMI, CLK_PLL1_DIV4, 0x250), 130 DEF_MOD("fdp1-0", 119, R8A7795_CLK_S0D1), [all …]
|
| /Linux-v5.15/drivers/media/i2c/cx25840/ |
| D | cx25840-firmware.c | 34 /* DL_ADDR_LB=0 DL_ADDR_HB=0 */ in start_fw_load() 35 cx25840_write(client, 0x800, 0x00); in start_fw_load() 36 cx25840_write(client, 0x801, 0x00); in start_fw_load() 37 // DL_MAP=3 DL_AUTO_INC=0 DL_ENABLE=1 in start_fw_load() 38 cx25840_write(client, 0x803, 0x0b); in start_fw_load() 40 cx25840_write(client, 0x000, 0x20); in start_fw_load() 45 /* AUTO_INC_DIS=0 */ in end_fw_load() 46 cx25840_write(client, 0x000, 0x00); in end_fw_load() 47 /* DL_ENABLE=0 */ in end_fw_load() 48 cx25840_write(client, 0x803, 0x03); in end_fw_load() [all …]
|
| /Linux-v5.15/drivers/thermal/tegra/ |
| D | tegra132-soctherm.c | 23 #define TEGRA132_THERMTRIP_ANY_EN_MASK (0x1 << 28) 24 #define TEGRA132_THERMTRIP_MEM_EN_MASK (0x1 << 27) 25 #define TEGRA132_THERMTRIP_GPU_EN_MASK (0x1 << 26) 26 #define TEGRA132_THERMTRIP_CPU_EN_MASK (0x1 << 25) 27 #define TEGRA132_THERMTRIP_TSENSE_EN_MASK (0x1 << 24) 28 #define TEGRA132_THERMTRIP_GPUMEM_THRESH_MASK (0xff << 16) 29 #define TEGRA132_THERMTRIP_CPU_THRESH_MASK (0xff << 8) 30 #define TEGRA132_THERMTRIP_TSENSE_THRESH_MASK 0xff 32 #define TEGRA132_THERMCTL_LVL0_UP_THRESH_MASK (0xff << 17) 33 #define TEGRA132_THERMCTL_LVL0_DN_THRESH_MASK (0xff << 9) [all …]
|
| D | tegra124-soctherm.c | 23 #define TEGRA124_THERMTRIP_ANY_EN_MASK (0x1 << 28) 24 #define TEGRA124_THERMTRIP_MEM_EN_MASK (0x1 << 27) 25 #define TEGRA124_THERMTRIP_GPU_EN_MASK (0x1 << 26) 26 #define TEGRA124_THERMTRIP_CPU_EN_MASK (0x1 << 25) 27 #define TEGRA124_THERMTRIP_TSENSE_EN_MASK (0x1 << 24) 28 #define TEGRA124_THERMTRIP_GPUMEM_THRESH_MASK (0xff << 16) 29 #define TEGRA124_THERMTRIP_CPU_THRESH_MASK (0xff << 8) 30 #define TEGRA124_THERMTRIP_TSENSE_THRESH_MASK 0xff 32 #define TEGRA124_THERMCTL_LVL0_UP_THRESH_MASK (0xff << 17) 33 #define TEGRA124_THERMCTL_LVL0_DN_THRESH_MASK (0xff << 9) [all …]
|
| D | tegra210-soctherm.c | 24 #define TEGRA210_THERMTRIP_ANY_EN_MASK (0x1 << 31) 25 #define TEGRA210_THERMTRIP_MEM_EN_MASK (0x1 << 30) 26 #define TEGRA210_THERMTRIP_GPU_EN_MASK (0x1 << 29) 27 #define TEGRA210_THERMTRIP_CPU_EN_MASK (0x1 << 28) 28 #define TEGRA210_THERMTRIP_TSENSE_EN_MASK (0x1 << 27) 29 #define TEGRA210_THERMTRIP_GPUMEM_THRESH_MASK (0x1ff << 18) 30 #define TEGRA210_THERMTRIP_CPU_THRESH_MASK (0x1ff << 9) 31 #define TEGRA210_THERMTRIP_TSENSE_THRESH_MASK 0x1ff 33 #define TEGRA210_THERMCTL_LVL0_UP_THRESH_MASK (0x1ff << 18) 34 #define TEGRA210_THERMCTL_LVL0_DN_THRESH_MASK (0x1ff << 9) [all …]
|
| /Linux-v5.15/drivers/pinctrl/samsung/ |
| D | pinctrl-exynos-arm.c | 27 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, }, 32 .reg_offset = { 0x00, 0x04, 0x08, 0x0c, }, 36 #define S5P_OTHERS 0xE000 73 clk_base = of_iomap(np, 0); in s5pv210_retention_init() 93 EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00), 94 EXYNOS_PIN_BANK_EINTG(4, 0x020, "gpa1", 0x04), 95 EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08), 96 EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c), 97 EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10), 98 EXYNOS_PIN_BANK_EINTG(4, 0x0a0, "gpd0", 0x14), [all …]
|
| /Linux-v5.15/arch/arm/include/debug/ |
| D | dc21285.S | 14 .equ dc21285_high, ARMCSR_BASE & 0xff000000 15 .equ dc21285_low, ARMCSR_BASE & 0x00ffffff 21 mov \rp, #0 24 orr \rp, \rp, #0x42000000 28 str \rd, [\rx, #0x160] @ UARTDR 32 1001: ldr \rd, [\rx, #0x178] @ UARTFLG
|
| /Linux-v5.15/include/dt-bindings/clock/ |
| D | dm814.h | 8 #define DM814_CLKCTRL_OFFSET 0x0 12 #define DM814_USB_OTG_HS_CLKCTRL DM814_CLKCTRL_INDEX(0x58) 15 #define DM814_UART1_CLKCTRL DM814_CLKCTRL_INDEX(0x150) 16 #define DM814_UART2_CLKCTRL DM814_CLKCTRL_INDEX(0x154) 17 #define DM814_UART3_CLKCTRL DM814_CLKCTRL_INDEX(0x158) 18 #define DM814_GPIO1_CLKCTRL DM814_CLKCTRL_INDEX(0x15c) 19 #define DM814_GPIO2_CLKCTRL DM814_CLKCTRL_INDEX(0x160) 20 #define DM814_I2C1_CLKCTRL DM814_CLKCTRL_INDEX(0x164) 21 #define DM814_I2C2_CLKCTRL DM814_CLKCTRL_INDEX(0x168) 22 #define DM814_WD_TIMER_CLKCTRL DM814_CLKCTRL_INDEX(0x18c) [all …]
|
| D | dm816.h | 8 #define DM816_CLKCTRL_OFFSET 0x0 12 #define DM816_USB_OTG_HS_CLKCTRL DM816_CLKCTRL_INDEX(0x58) 15 #define DM816_UART1_CLKCTRL DM816_CLKCTRL_INDEX(0x150) 16 #define DM816_UART2_CLKCTRL DM816_CLKCTRL_INDEX(0x154) 17 #define DM816_UART3_CLKCTRL DM816_CLKCTRL_INDEX(0x158) 18 #define DM816_GPIO1_CLKCTRL DM816_CLKCTRL_INDEX(0x15c) 19 #define DM816_GPIO2_CLKCTRL DM816_CLKCTRL_INDEX(0x160) 20 #define DM816_I2C1_CLKCTRL DM816_CLKCTRL_INDEX(0x164) 21 #define DM816_I2C2_CLKCTRL DM816_CLKCTRL_INDEX(0x168) 22 #define DM816_TIMER1_CLKCTRL DM816_CLKCTRL_INDEX(0x170) [all …]
|
| /Linux-v5.15/drivers/tty/serial/8250/ |
| D | 8250_boca.c | 13 SERIAL8250_PORT(0x100, 12), 14 SERIAL8250_PORT(0x108, 12), 15 SERIAL8250_PORT(0x110, 12), 16 SERIAL8250_PORT(0x118, 12), 17 SERIAL8250_PORT(0x120, 12), 18 SERIAL8250_PORT(0x128, 12), 19 SERIAL8250_PORT(0x130, 12), 20 SERIAL8250_PORT(0x138, 12), 21 SERIAL8250_PORT(0x140, 12), 22 SERIAL8250_PORT(0x148, 12), [all …]
|
| /Linux-v5.15/arch/arm/mach-davinci/ |
| D | clock.h | 13 #define PLLCTL 0x100 14 #define PLLCTL_PLLEN BIT(0) 21 #define PLLM 0x110 22 #define PLLM_PLLM_MASK 0xff 24 #define PREDIV 0x114 25 #define PLLDIV1 0x118 26 #define PLLDIV2 0x11c 27 #define PLLDIV3 0x120 28 #define POSTDIV 0x128 29 #define BPDIV 0x12c [all …]
|
| /Linux-v5.15/Documentation/devicetree/bindings/powerpc/4xx/ |
| D | cpm.txt | 46 dcr-reg = <0x160 0x003>; 47 er-offset = <0>; 48 unused-units = <0x00000100>; 49 idle-doze = <0x02000000>; 50 standby = <0xfeff0000>; 51 suspend = <0xfeff791d>;
|
| /Linux-v5.15/drivers/phy/qualcomm/ |
| D | phy-qcom-qmp.h | 11 #define QSERDES_PLL_BG_TIMER 0x00c 12 #define QSERDES_PLL_SSC_PER1 0x01c 13 #define QSERDES_PLL_SSC_PER2 0x020 14 #define QSERDES_PLL_SSC_STEP_SIZE1_MODE0 0x024 15 #define QSERDES_PLL_SSC_STEP_SIZE2_MODE0 0x028 16 #define QSERDES_PLL_SSC_STEP_SIZE1_MODE1 0x02c 17 #define QSERDES_PLL_SSC_STEP_SIZE2_MODE1 0x030 18 #define QSERDES_PLL_BIAS_EN_CLKBUFLR_EN 0x03c 19 #define QSERDES_PLL_CLK_ENABLE1 0x040 20 #define QSERDES_PLL_SYS_CLK_CTRL 0x044 [all …]
|
| /Linux-v5.15/drivers/devfreq/event/ |
| D | exynos-nocp.h | 13 NOCP_ID_REVISION_ID = 0x04, 14 NOCP_MAIN_CTL = 0x08, 15 NOCP_CFG_CTL = 0x0C, 17 NOCP_STAT_PERIOD = 0x24, 18 NOCP_STAT_GO = 0x28, 19 NOCP_STAT_ALARM_MIN = 0x2C, 20 NOCP_STAT_ALARM_MAX = 0x30, 21 NOCP_STAT_ALARM_STATUS = 0x34, 22 NOCP_STAT_ALARM_CLR = 0x38, 24 NOCP_COUNTERS_0_SRC = 0x138, [all …]
|
| /Linux-v5.15/drivers/media/platform/mtk-jpeg/ |
| D | mtk_jpeg_enc_hw.h | 15 #define JPEG_ENC_INT_STATUS_DONE BIT(0) 16 #define JPEG_ENC_INT_STATUS_MASK_ALLIRQ 0x13 18 #define JPEG_ENC_DST_ADDR_OFFSET_MASK GENMASK(3, 0) 20 #define JPEG_ENC_CTRL_YUV_FORMAT_MASK 0x18 24 #define JPEG_ENC_CTRL_ENABLE_BIT BIT(0) 25 #define JPEG_ENC_RESET_BIT BIT(0) 27 #define JPEG_ENC_YUV_FORMAT_YUYV 0 32 #define JPEG_ENC_QUALITY_Q60 0x0 33 #define JPEG_ENC_QUALITY_Q80 0x1 34 #define JPEG_ENC_QUALITY_Q90 0x2 [all …]
|
| /Linux-v5.15/drivers/scsi/ |
| D | fdomain_isa.c | 10 static int io[MAXBOARDS_PARAM] = { 0, 0, 0, 0 }; 11 module_param_hw_array(io, int, ioport, NULL, 0); 12 MODULE_PARM_DESC(io, "base I/O address of controller (0x140, 0x150, 0x160, 0x170)"); 14 static int irq[MAXBOARDS_PARAM] = { 0, 0, 0, 0 }; 15 module_param_hw_array(irq, int, irq, NULL, 0); 16 MODULE_PARM_DESC(irq, "IRQ of controller (0=auto [default])"); 18 static int scsi_id[MAXBOARDS_PARAM] = { 0, 0, 0, 0 }; 19 module_param_hw_array(scsi_id, int, other, NULL, 0); 23 0xc8000, 24 0xca000, [all …]
|