/Linux-v5.10/drivers/gpu/drm/radeon/ |
D | rv770_smc.c | 34 #define FIRST_SMC_INT_VECT_REG 0xFFD8 35 #define FIRST_INT_VECT_S19 0xFFC0 39 0x08, 0x10, 0x08, 0x10, 40 0x08, 0x10, 0x08, 0x10, 41 0x08, 0x10, 0x08, 0x10, 42 0x08, 0x10, 0x08, 0x10, 43 0x08, 0x10, 0x08, 0x10, 44 0x08, 0x10, 0x08, 0x10, 45 0x08, 0x10, 0x08, 0x10, 46 0x08, 0x10, 0x08, 0x10, [all …]
|
/Linux-v5.10/arch/arm/boot/dts/ |
D | imx7-colibri.dtsi | 10 pinctrl-0 = <&pinctrl_gpio_bl_on>; 11 pwms = <&pwm1 0 5000000 0>; 62 pinctrl-0 = <&pinctrl_ecspi3 &pinctrl_ecspi3_cs>; 68 pinctrl-0 = <&pinctrl_enet1>; 78 assigned-clock-rates = <0>, <100000000>; 86 pinctrl-0 = <&pinctrl_flexcan1>; 92 pinctrl-0 = <&pinctrl_flexcan2>; 276 pinctrl-0 = <&pinctrl_gpmi_nand>; 285 pinctrl-0 = <&pinctrl_i2c1 &pinctrl_i2c1_int>; 294 #sound-dai-cells = <0>; [all …]
|
D | rk3288-veyron-jerry.dts | 25 pinctrl-0 = <&pmic_int_l &dvs_1 &dvs_2>; 45 #size-cells = <0>; 52 0x01 0x00 0x06 0x00 0x08 0x02 0x89 0x01 53 0x24 0x00 0x67 0x09 0x14 0x01 0x00 0x0f 0x01 0x0c 0x02 0x0c 0x03 0x0c 0x04 0x0c 54 0x05 0x0c 0x06 0x0c 0x07 0x09 0x08 0x09 0x09 0x09 0x0a 0x0c 0x0b 0x0c 0x0c 0x0c 55 0x0d 0x09 0x0e 0x09 0x0f 0x09 0x89 0x01 0x24 0x00 0x67 0x09 0x14 0x02 0x00 0x0f 56 0x01 0x0c 0x02 0x0c 0x03 0x0c 0x04 0x0c 0x05 0x0c 0x06 0x0c 0x07 0x09 0x08 0x09 57 0x09 0x09 0x0a 0x0c 0x0b 0x0c 0x0c 0x0c 0x0d 0x09 0x0e 0x09 0x0f 0x09 0x89 0x01 58 0x24 0x00 0x67 0x09 0x14 0x03 0x00 0x0f 0x01 0x0c 0x02 0x0c 0x03 0x0c 0x04 0x0c 59 0x05 0x0c 0x06 0x0c 0x07 0x09 0x08 0x09 0x09 0x09 0x0a 0x0c 0x0b 0x0c 0x0c 0x0c [all …]
|
D | imx7d-pico-pi.dts | 14 pinctrl-0 = <&pinctrl_gpio_leds>; 41 #sound-dai-cells = <0>; 42 reg = <0x0a>; 53 reg = <0x38>; 55 pinctrl-0 = <&pinctrl_touchscreen>; 66 pinctrl-0 = <&pinctrl_hog>; 70 MX7D_PAD_EPDC_DATA00__GPIO2_IO0 0x14 71 MX7D_PAD_EPDC_DATA01__GPIO2_IO1 0x14 72 MX7D_PAD_EPDC_DATA02__GPIO2_IO2 0x14 73 MX7D_PAD_EPDC_DATA03__GPIO2_IO3 0x14 [all …]
|
D | imx7d-pico-hobbit.dts | 14 pinctrl-0 = <&pinctrl_gpio_leds>; 41 #sound-dai-cells = <0>; 42 reg = <0x0a>; 55 reg = <0x50>; 61 ads7846@0 { 62 reg = <0>; 65 interrupts = <7 0>; 67 pendown-gpio = <&gpio2 7 0>; 69 ti,x-min = /bits/ 16 <0>; 71 ti,y-min = /bits/ 16 <0>; [all …]
|
/Linux-v5.10/drivers/gpu/drm/amd/include/asic_reg/dcn/ |
D | dpcs_3_0_0_sh_mask.h | 7 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS__SHIFT 0x0 8 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_EN__SHIFT 0x1 9 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON__SHIFT 0x2 10 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_TX_CLK_LDPCS_CLOCK_ON__SHIFT 0x3 11 …_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS_MASK 0x00000001L 12 …_TX_CLOCK_CNTL__DPCS_SYMCLK_EN_MASK 0x00000002L 13 …_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON_MASK 0x00000004L 14 …_TX_CLOCK_CNTL__DPCS_TX_CLK_LDPCS_CLOCK_ON_MASK 0x00000008L 16 …0_DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_REQ__SHIFT 0xc 17 …0_DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_PENDING__SHIFT 0xd [all …]
|
/Linux-v5.10/arch/arm64/crypto/ |
D | poly1305-core.S_shipped | 29 mov x9,#0xfffffffc0fffffff 30 movk x9,#0x0fff,lsl#48 35 and x7,x7,x9 // &=0ffffffc0fffffff 37 and x8,x8,x9 // &=0ffffffc0ffffffc 76 lsr x14,x5,#32 88 lsr x13,x14,#12 89 adds x12,x12,x14,lsl#52 92 lsr x14,x16,#24 94 adc x14,x14,xzr 96 cmp x17,#0 // is_base2_26? [all …]
|
/Linux-v5.10/drivers/gpu/drm/amd/include/asic_reg/hdp/ |
D | hdp_4_0_sh_mask.h | 27 #define HDP_MMHUB_TLVL__HDP_WR_TLVL__SHIFT 0x0 28 #define HDP_MMHUB_TLVL__HDP_RD_TLVL__SHIFT 0x4 29 #define HDP_MMHUB_TLVL__XDP_WR_TLVL__SHIFT 0x8 30 #define HDP_MMHUB_TLVL__XDP_RD_TLVL__SHIFT 0xc 31 #define HDP_MMHUB_TLVL__XDP_MBX_WR_TLVL__SHIFT 0x10 32 #define HDP_MMHUB_TLVL__HDP_WR_TLVL_MASK 0x00000007L 33 #define HDP_MMHUB_TLVL__HDP_RD_TLVL_MASK 0x00000070L 34 #define HDP_MMHUB_TLVL__XDP_WR_TLVL_MASK 0x00000700L 35 #define HDP_MMHUB_TLVL__XDP_RD_TLVL_MASK 0x00007000L 36 #define HDP_MMHUB_TLVL__XDP_MBX_WR_TLVL_MASK 0x00070000L [all …]
|
D | hdp_5_0_0_sh_mask.h | 27 …HUB_TLVL__HDP_WR_TLVL__SHIFT 0x0 28 …HUB_TLVL__HDP_RD_TLVL__SHIFT 0x4 29 …HUB_TLVL__XDP_WR_TLVL__SHIFT 0x8 30 …HUB_TLVL__XDP_RD_TLVL__SHIFT 0xc 31 …UB_TLVL__XDP_MBX_WR_TLVL__SHIFT 0x10 32 …__HDP_WR_TLVL_MASK 0x00000007L 33 …__HDP_RD_TLVL_MASK 0x00000070L 34 …__XDP_WR_TLVL_MASK 0x00000700L 35 …__XDP_RD_TLVL_MASK 0x00007000L 36 …__XDP_MBX_WR_TLVL_MASK 0x00070000L [all …]
|
/Linux-v5.10/drivers/gpu/drm/amd/include/asic_reg/dpcs/ |
D | dpcs_2_1_0_sh_mask.h | 27 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS__SHIFT 0x0 28 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_EN__SHIFT 0x1 29 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON__SHIFT 0x2 30 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_CLOCK_ON__SHIFT 0x3 31 …_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS_MASK 0x00000001L 32 …_TX_CLOCK_CNTL__DPCS_SYMCLK_EN_MASK 0x00000002L 33 …_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON_MASK 0x00000004L 34 …_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_CLOCK_ON_MASK 0x00000008L 36 …0_DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_REQ__SHIFT 0xc 37 …0_DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_PENDING__SHIFT 0xd [all …]
|
D | dpcs_2_0_0_sh_mask.h | 27 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS__SHIFT 0x0 28 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_EN__SHIFT 0x1 29 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON__SHIFT 0x2 30 …0_DPCSTX_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_CLOCK_ON__SHIFT 0x3 31 …_TX_CLOCK_CNTL__DPCS_SYMCLK_GATE_DIS_MASK 0x00000001L 32 …_TX_CLOCK_CNTL__DPCS_SYMCLK_EN_MASK 0x00000002L 33 …_TX_CLOCK_CNTL__DPCS_SYMCLK_CLOCK_ON_MASK 0x00000004L 34 …_TX_CLOCK_CNTL__DPCS_SYMCLK_DIV2_CLOCK_ON_MASK 0x00000008L 36 …0_DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_REQ__SHIFT 0xc 37 …0_DPCSTX_TX_CNTL__DPCS_TX_PLL_UPDATE_PENDING__SHIFT 0xd [all …]
|
/Linux-v5.10/drivers/net/ethernet/realtek/ |
D | r8169_phy_config.c | 23 int oldpage = phy_select_page(phydev, 0x0007); in r8168d_modify_extpage() 25 __phy_write(phydev, 0x1e, extpage); in r8168d_modify_extpage() 28 phy_restore_page(phydev, oldpage, 0); in r8168d_modify_extpage() 34 int oldpage = phy_select_page(phydev, 0x0005); in r8168d_phy_param() 36 __phy_write(phydev, 0x05, parm); in r8168d_phy_param() 37 __phy_modify(phydev, 0x06, mask, val); in r8168d_phy_param() 39 phy_restore_page(phydev, oldpage, 0); in r8168d_phy_param() 45 int oldpage = phy_select_page(phydev, 0x0a43); in r8168g_phy_param() 47 __phy_write(phydev, 0x13, parm); in r8168g_phy_param() 48 __phy_modify(phydev, 0x14, mask, val); in r8168g_phy_param() [all …]
|
/Linux-v5.10/arch/mips/alchemy/common/ |
D | sleeper.S | 46 sw k0, 0x20(sp) 48 sw k0, 0x1c(sp) 50 sw k0, 0x18(sp) 52 sw k0, 0x14(sp) 56 lw t0, 0(t1) 65 lui t3, 0xb190 /* sys_xxx */ 66 sw sp, 0x0018(t3) 68 sw k0, 0x001c(t3) 73 sw zero, 0x0078(t3) /* sys_slppwr */ 75 sw zero, 0x007c(t3) /* sys_sleep */ [all …]
|
/Linux-v5.10/include/linux/regulator/ |
D | pca9450.h | 10 PCA9450_TYPE_PCA9450A = 0, 16 PCA9450_BUCK1 = 0, 31 PCA9450_DVS_LEVEL_RUN = 0, 36 #define PCA9450_BUCK1_VOLTAGE_NUM 0x80 37 #define PCA9450_BUCK2_VOLTAGE_NUM 0x80 38 #define PCA9450_BUCK3_VOLTAGE_NUM 0x80 39 #define PCA9450_BUCK4_VOLTAGE_NUM 0x80 41 #define PCA9450_BUCK5_VOLTAGE_NUM 0x80 42 #define PCA9450_BUCK6_VOLTAGE_NUM 0x80 44 #define PCA9450_LDO1_VOLTAGE_NUM 0x08 [all …]
|
/Linux-v5.10/drivers/clk/bcm/ |
D | clk-ns2.c | 43 .aon = AON_VAL(0x0, 1, 15, 12), 44 .reset = RESET_VAL(0x4, 2, 1), 45 .dig_filter = DF_VAL(0x0, 9, 3, 5, 4, 2, 3), 46 .ndiv_int = REG_VAL(0x8, 4, 10), 47 .pdiv = REG_VAL(0x8, 0, 4), 48 .vco_ctrl = VCO_CTRL_VAL(0x10, 0xc), 49 .status = REG_VAL(0x0, 27, 1), 56 * it to 0. 61 .enable = ENABLE_VAL(0x0, 18, 12, 0), 62 .mdiv = REG_VAL(0x18, 0, 8), [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/leds/ |
D | leds-lp55xx.yaml | 42 - 0 # automode 56 - 0 # D1~9 are connected to VDD 65 const: 0 68 "(^led@[0-9a-f]$|led)": 75 Current setting at each LED channel (mA x10, 0 if LED is not connected) 76 minimum: 0 89 - 0 # LED output D1 115 #size-cells = <0>; 119 #size-cells = <0>; 121 reg = <0x32>; [all …]
|
/Linux-v5.10/arch/x86/kernel/ |
D | signal_compat.c | 46 BUILD_BUG_ON(offsetof(siginfo_t, si_signo) != 0); in signal_compat_build_tests() 50 BUILD_BUG_ON(offsetof(compat_siginfo_t, si_signo) != 0); in signal_compat_build_tests() 66 #define CHECK_CSI_SIZE(name, size) BUILD_BUG_ON(size != sizeof(((compat_siginfo_t *)0)->_sifields.n… in signal_compat_build_tests() 67 #define CHECK_SI_SIZE(name, size) BUILD_BUG_ON(size != sizeof(((siginfo_t *)0)->_sifields.name)) in signal_compat_build_tests() 73 BUILD_BUG_ON(offsetof(siginfo_t, si_pid) != 0x10); in signal_compat_build_tests() 74 BUILD_BUG_ON(offsetof(siginfo_t, si_uid) != 0x14); in signal_compat_build_tests() 75 BUILD_BUG_ON(offsetof(compat_siginfo_t, si_pid) != 0xC); in signal_compat_build_tests() 76 BUILD_BUG_ON(offsetof(compat_siginfo_t, si_uid) != 0x10); in signal_compat_build_tests() 82 BUILD_BUG_ON(offsetof(siginfo_t, si_tid) != 0x10); in signal_compat_build_tests() 83 BUILD_BUG_ON(offsetof(siginfo_t, si_overrun) != 0x14); in signal_compat_build_tests() [all …]
|
/Linux-v5.10/drivers/gpu/drm/amd/include/asic_reg/mmhub/ |
D | mmhub_9_4_1_sh_mask.h | 27 …RDCLI0__VIRT_CHAN__SHIFT 0x0 28 …RDCLI0__CHECK_TLB_CREDIT__SHIFT 0x3 29 …RDCLI0__URG_HIGH__SHIFT 0x4 30 …RDCLI0__URG_LOW__SHIFT 0x8 31 …RDCLI0__MAX_BW_ENABLE__SHIFT 0xc 32 …RDCLI0__MAX_BW__SHIFT 0xd 33 …DCLI0__MIN_BW_ENABLE__SHIFT 0x15 34 …DCLI0__MIN_BW__SHIFT 0x16 35 …DCLI0__OSD_LIMITER_ENABLE__SHIFT 0x19 36 …DCLI0__MAX_OSD__SHIFT 0x1a [all …]
|
D | mmhub_9_3_0_sh_mask.h | 27 …RDCLI0__VIRT_CHAN__SHIFT 0x0 28 …RDCLI0__CHECK_TLB_CREDIT__SHIFT 0x3 29 …RDCLI0__URG_HIGH__SHIFT 0x4 30 …RDCLI0__URG_LOW__SHIFT 0x8 31 …RDCLI0__MAX_BW_ENABLE__SHIFT 0xc 32 …RDCLI0__MAX_BW__SHIFT 0xd 33 …DCLI0__MIN_BW_ENABLE__SHIFT 0x15 34 …DCLI0__MIN_BW__SHIFT 0x16 35 …DCLI0__OSD_LIMITER_ENABLE__SHIFT 0x19 36 …DCLI0__MAX_OSD__SHIFT 0x1a [all …]
|
D | mmhub_1_0_sh_mask.h | 27 …RDCLI0__VIRT_CHAN__SHIFT 0x0 28 …RDCLI0__CHECK_TLB_CREDIT__SHIFT 0x3 29 …RDCLI0__URG_HIGH__SHIFT 0x4 30 …RDCLI0__URG_LOW__SHIFT 0x8 31 …RDCLI0__MAX_BW_ENABLE__SHIFT 0xc 32 …RDCLI0__MAX_BW__SHIFT 0xd 33 …DCLI0__MIN_BW_ENABLE__SHIFT 0x15 34 …DCLI0__MIN_BW__SHIFT 0x16 35 …DCLI0__OSD_LIMITER_ENABLE__SHIFT 0x19 36 …DCLI0__MAX_OSD__SHIFT 0x1a [all …]
|
D | mmhub_2_0_0_sh_mask.h | 27 …RDCLI0__VIRT_CHAN__SHIFT 0x0 28 …RDCLI0__CHECK_TLB_CREDIT__SHIFT 0x3 29 …RDCLI0__URG_HIGH__SHIFT 0x4 30 …RDCLI0__URG_LOW__SHIFT 0x8 31 …RDCLI0__MAX_BW_ENABLE__SHIFT 0xc 32 …RDCLI0__MAX_BW__SHIFT 0xd 33 …DCLI0__MIN_BW_ENABLE__SHIFT 0x15 34 …DCLI0__MIN_BW__SHIFT 0x16 35 …DCLI0__OSD_LIMITER_ENABLE__SHIFT 0x19 36 …DCLI0__MAX_OSD__SHIFT 0x1a [all …]
|
D | mmhub_9_1_sh_mask.h | 27 …RDCLI0__VIRT_CHAN__SHIFT 0x0 28 …RDCLI0__CHECK_TLB_CREDIT__SHIFT 0x3 29 …RDCLI0__URG_HIGH__SHIFT 0x4 30 …RDCLI0__URG_LOW__SHIFT 0x8 31 …RDCLI0__MAX_BW_ENABLE__SHIFT 0xc 32 …RDCLI0__MAX_BW__SHIFT 0xd 33 …DCLI0__MIN_BW_ENABLE__SHIFT 0x15 34 …DCLI0__MIN_BW__SHIFT 0x16 35 …DCLI0__OSD_LIMITER_ENABLE__SHIFT 0x19 36 …DCLI0__MAX_OSD__SHIFT 0x1a [all …]
|
/Linux-v5.10/arch/powerpc/platforms/52xx/ |
D | mpc52xx_sleep.S | 14 ori r7, r7, 0x8000 /* EE */ 18 li r10, 0 /* flag that irq handler sets */ 21 lwz r8, 0x14(r6) /* intr->main_mask */ 22 ori r8, r8, 0x1 23 xori r8, r8, 0x1 24 stw r8, 0x14(r6) 28 li r8, 0x1 29 stw r8, 0x40(r6) /* intr->main_emulate */ 39 ori r10, r10, 0x2000 55 ori r10, r10, 0x2000 [all …]
|
/Linux-v5.10/drivers/gpu/drm/amd/include/asic_reg/bif/ |
D | bif_5_1_sh_mask.h | 27 #define MM_INDEX__MM_OFFSET_MASK 0x7fffffff 28 #define MM_INDEX__MM_OFFSET__SHIFT 0x0 29 #define MM_INDEX__MM_APER_MASK 0x80000000 30 #define MM_INDEX__MM_APER__SHIFT 0x1f 31 #define MM_INDEX_HI__MM_OFFSET_HI_MASK 0xffffffff 32 #define MM_INDEX_HI__MM_OFFSET_HI__SHIFT 0x0 33 #define MM_DATA__MM_DATA_MASK 0xffffffff 34 #define MM_DATA__MM_DATA__SHIFT 0x0 35 #define BIF_MM_INDACCESS_CNTL__MM_INDACCESS_DIS_MASK 0x2 36 #define BIF_MM_INDACCESS_CNTL__MM_INDACCESS_DIS__SHIFT 0x1 [all …]
|
/Linux-v5.10/drivers/media/tuners/ |
D | fc2580_priv.h | 23 {0x00, 0x00}, 24 {0x12, 0x86}, 25 {0x14, 0x5c}, 26 {0x16, 0x3c}, 27 {0x1f, 0xd2}, 28 {0x09, 0xd7}, 29 {0x0b, 0xd5}, 30 {0x0c, 0x32}, 31 {0x0e, 0x43}, 32 {0x21, 0x0a}, [all …]
|