Searched +full:0 +full:x11d10000 (Results 1 – 8 of 8) sorted by relevance
/Linux-v5.15/Documentation/devicetree/bindings/pinctrl/ |
D | pinctrl-mt8195.yaml | 126 reg = <0x10005000 0x1000>, 127 <0x11d10000 0x1000>, 128 <0x11d30000 0x1000>, 129 <0x11d40000 0x1000>, 130 <0x11e20000 0x1000>, 131 <0x11eb0000 0x1000>, 132 <0x11f40000 0x1000>, 133 <0x1000b000 0x1000>; 139 gpio-ranges = <&pio 0 0 144>; 141 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH 0>;
|
D | pinctrl-mt8192.yaml | 129 reg = <0x10005000 0x1000>, 130 <0x11c20000 0x1000>, 131 <0x11d10000 0x1000>, 132 <0x11d30000 0x1000>, 133 <0x11d40000 0x1000>, 134 <0x11e20000 0x1000>, 135 <0x11e70000 0x1000>, 136 <0x11ea0000 0x1000>, 137 <0x11f20000 0x1000>, 138 <0x11f30000 0x1000>, [all …]
|
D | mediatek,mt6779-pinctrl.yaml | 74 '-[0-9]*$': 115 0: (R1, R0) = (0, 0) which means R1 disabled and R0 disabled. 116 1: (R1, R0) = (0, 1) which means R1 disabled and R0 enabled. 117 2: (R1, R0) = (1, 0) which means R1 enabled and R0 disabled. 120 enum: [0, 1, 2, 3] 126 0: (R1, R0) = (0, 0) which means R1 disabled and R0 disabled. 127 1: (R1, R0) = (0, 1) which means R1 disabled and R0 enabled. 128 2: (R1, R0) = (1, 0) which means R1 enabled and R0 disabled. 131 enum: [0, 1, 2, 3] 152 reg = <0 0x10005000 0 0x1000>, [all …]
|
/Linux-v5.15/arch/arm64/boot/dts/mediatek/ |
D | mt6779.dtsi | 26 #size-cells = <0>; 28 cpu0: cpu@0 { 32 reg = <0x000>; 39 reg = <0x100>; 46 reg = <0x200>; 53 reg = <0x300>; 60 reg = <0x400>; 67 reg = <0x500>; 74 reg = <0x600>; 81 reg = <0x700>; [all …]
|
D | mt8192.dtsi | 20 #clock-cells = <0>; 27 #clock-cells = <0>; 34 #size-cells = <0>; 36 cpu0: cpu@0 { 39 reg = <0x000>; 50 reg = <0x100>; 61 reg = <0x200>; 72 reg = <0x300>; 83 reg = <0x400>; 94 reg = <0x500>; [all …]
|
/Linux-v5.15/drivers/pinctrl/mediatek/ |
D | pinctrl-mt6779.c | 13 * gpio:0x10005000, iocfg_rm:0x11C20000, iocfg_br:0x11D10000, 14 * iocfg_lm:0x11E20000, iocfg_lb:0x11E70000, iocfg_rt:0x11EA0000, 15 * iocfg_lt:0x11F20000, iocfg_tl:0x11F30000 21 32, 0) 28 PIN_FIELD_BASE(0, 7, 0, 0x0300, 0x10, 0, 4), 29 PIN_FIELD_BASE(8, 15, 0, 0x0310, 0x10, 0, 4), 30 PIN_FIELD_BASE(16, 23, 0, 0x0320, 0x10, 0, 4), 31 PIN_FIELD_BASE(24, 31, 0, 0x0330, 0x10, 0, 4), 32 PIN_FIELD_BASE(32, 39, 0, 0x0340, 0x10, 0, 4), 33 PIN_FIELD_BASE(40, 47, 0, 0x0350, 0x10, 0, 4), [all …]
|
D | pinctrl-mt8195.c | 13 * iocfg[0]:0x10005000, iocfg[1]:0x11d10000, iocfg[2]:0x11d30000, 14 * iocfg[3]:0x11d40000, iocfg[4]:0x11e20000, iocfg[5]:0x11eb0000, 15 * iocfg[6]:0x11f40000. 21 32, 0) 28 PIN_FIELD(0, 144, 0x300, 0x10, 0, 4), 32 PIN_FIELD(0, 144, 0x0, 0x10, 0, 1), 36 PIN_FIELD(0, 144, 0x200, 0x10, 0, 1), 40 PIN_FIELD(0, 144, 0x100, 0x10, 0, 1), 44 PIN_FIELD_BASE(0, 0, 4, 0x040, 0x10, 0, 1), 45 PIN_FIELD_BASE(1, 1, 4, 0x040, 0x10, 1, 1), [all …]
|
D | pinctrl-mt8192.c | 13 * iocfg0:0x10005000, iocfg_rm:0x11C20000, iocfg_bm:0x11D10000, 14 * iocfg_bl:0x11D30000, iocfg_br:0x11D40000, iocfg_lm:0x11E20000, 15 * iocfg_lb:0x11E70000, iocfg_rt:0x11EA0000, iocfg_lt:0x11F20000, 16 * iocfg_tl:0x11F30000 22 32, 0) 29 PIN_FIELD(0, 228, 0x300, 0x10, 0, 4), 33 PIN_FIELD(0, 228, 0x0, 0x10, 0, 1), 37 PIN_FIELD(0, 228, 0x200, 0x10, 0, 1), 41 PIN_FIELD(0, 228, 0x100, 0x10, 0, 1), 45 PIN_FIELD_BASE(0, 0, 4, 0x00f0, 0x10, 8, 1), [all …]
|