/Linux-v5.10/Documentation/devicetree/bindings/powerpc/fsl/ |
D | mpc512x_lpbfifo.txt | 16 reg = <0x10100 0x50>; 17 interrupts = <7 0x8>;
|
/Linux-v5.10/Documentation/devicetree/bindings/mips/cavium/ |
D | ciu3.txt | 24 #address-cells = <0>; 26 reg = <0x10100 0x00000000 0x0 0xb0000000>;
|
/Linux-v5.10/arch/m68k/include/asm/ |
D | apollohw.h | 52 #define IO_BASE 0x80000000 62 #define SAU7_SIO01_PHYSADDR 0x10400 63 #define SAU7_SIO23_PHYSADDR 0x10500 64 #define SAU7_RTC_PHYSADDR 0x10900 65 #define SAU7_PICA 0x11000 66 #define SAU7_PICB 0x11100 67 #define SAU7_CPUCTRL 0x10100 68 #define SAU7_TIMER 0x010800 70 #define SAU8_SIO01_PHYSADDR 0x8400 71 #define SAU8_RTC_PHYSADDR 0x8900 [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/arm/ |
D | cpus.yaml | 30 - square brackets define bitfields, eg reg[7:0] value of the bitfield in 31 the reg property contained in bits 7 down to 0 49 this property is required and must be set to 0. 52 required and matches the CPUID[11:0] register bits. 54 Bits [11:0] in the reg cell must be set to 55 bits [11:0] in CPU ID register. 57 All other bits in the reg cell must be set to 0. 60 required and matches the CPU MPIDR[23:0] register 63 Bits [23:0] in the reg cell must be set to 64 bits [23:0] in MPIDR. [all …]
|
D | idle-states.yaml | 82 between 0 and infinite time, until a wake-up event occurs. 107 wakeup-delay = exit-latency + max(entry-latency - (now - entry-timestamp), 0) 147 0| 1 time(ms) 152 The graph curve with X-axis values = { x | 0 < x < 1ms } has a steep slope 332 #size-cells = <0>; 335 cpu@0 { 338 reg = <0x0 0x0>; 347 reg = <0x0 0x1>; 356 reg = <0x0 0x100>; 365 reg = <0x0 0x101>; [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/cpu/ |
D | cpu-topology.txt | 87 (ie socket/cluster/core/thread) (where N = {0, 1, ...} is the node number; nodes 89 sequential N value, starting from 0). 187 #size-cells = <0>; 276 CPU0: cpu@0 { 279 reg = <0x0 0x0>; 281 cpu-release-addr = <0 0x20000000>; 287 reg = <0x0 0x1>; 289 cpu-release-addr = <0 0x20000000>; 295 reg = <0x0 0x100>; 297 cpu-release-addr = <0 0x20000000>; [all …]
|
/Linux-v5.10/arch/arm/boot/dts/ |
D | orion5x.dtsi | 29 reg = <MBUS_ID(0xf0, 0x01) 0x1046C 0x4>; 30 ranges = <0 MBUS_ID(0x01, 0x0f) 0 0xffffffff>; 33 clocks = <&core_clk 0>; 39 reg = <MBUS_ID(0xf0, 0x01) 0x1045C 0x4>; 40 ranges = <0 MBUS_ID(0x01, 0x1e) 0 0xffffffff>; 43 clocks = <&core_clk 0>; 49 reg = <MBUS_ID(0xf0, 0x01) 0x10460 0x4>; 50 ranges = <0 MBUS_ID(0x01, 0x1d) 0 0xffffffff>; 53 clocks = <&core_clk 0>; 59 reg = <MBUS_ID(0xf0, 0x01) 0x10464 0x4>; [all …]
|
D | kirkwood.dtsi | 15 #size-cells = <0>; 17 cpu@0 { 20 reg = <0>; 37 ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000 /* internal-regs */ 38 MBUS_ID(0x01, 0x2f) 0 0xf4000000 0x10000 /* nand flash */ 39 MBUS_ID(0x03, 0x01) 0 0xf5000000 0x10000 /* crypto sram */ 42 pcie-mem-aperture = <0xe0000000 0x10000000>; /* 256 MiB memory space */ 43 pcie-io-aperture = <0xf2000000 0x100000>; /* 1 MiB I/O space */ 48 cle = <0>; 52 reg = <MBUS_ID(0x01, 0x2f) 0 0x400>; [all …]
|
/Linux-v5.10/drivers/crypto/mediatek/ |
D | mtk-regs.h | 13 #define CDR_BASE_ADDR_LO(x) (0x0 + ((x) << 12)) 14 #define CDR_BASE_ADDR_HI(x) (0x4 + ((x) << 12)) 15 #define CDR_DATA_BASE_ADDR_LO(x) (0x8 + ((x) << 12)) 16 #define CDR_DATA_BASE_ADDR_HI(x) (0xC + ((x) << 12)) 17 #define CDR_ACD_BASE_ADDR_LO(x) (0x10 + ((x) << 12)) 18 #define CDR_ACD_BASE_ADDR_HI(x) (0x14 + ((x) << 12)) 19 #define CDR_RING_SIZE(x) (0x18 + ((x) << 12)) 20 #define CDR_DESC_SIZE(x) (0x1C + ((x) << 12)) 21 #define CDR_CFG(x) (0x20 + ((x) << 12)) 22 #define CDR_DMA_CFG(x) (0x24 + ((x) << 12)) [all …]
|
/Linux-v5.10/arch/powerpc/boot/dts/ |
D | mpc5125twr.dts | 30 #size-cells = <0>; 32 PowerPC,5125@0 { 34 reg = <0>; 35 d-cache-line-size = <0x20>; // 32 bytes 36 i-cache-line-size = <0x20>; // 32 bytes 37 d-cache-size = <0x8000>; // L1, 32K 38 i-cache-size = <0x8000>; // L1, 32K 47 reg = <0x00000000 0x10000000>; // 256MB at 0 52 reg = <0x30000000 0x08000>; // 32K at 0x30000000 57 #size-cells = <0>; [all …]
|
D | mpc5121.dtsi | 26 #size-cells = <0>; 28 PowerPC,5121@0 { 30 reg = <0>; 31 d-cache-line-size = <0x20>; /* 32 bytes */ 32 i-cache-line-size = <0x20>; /* 32 bytes */ 33 d-cache-size = <0x8000>; /* L1, 32K */ 34 i-cache-size = <0x8000>; /* L1, 32K */ 43 reg = <0x00000000 0x10000000>; /* 256MB at 0 */ 48 reg = <0x20000000 0x4000>; 49 interrupts = <66 0x8>; [all …]
|
/Linux-v5.10/arch/arm64/boot/dts/arm/ |
D | fvp-base-revc.dts | 15 /memreserve/ 0x80000000 0x00010000; 43 #size-cells = <0>; 45 cpu0: cpu@0 { 48 reg = <0x0 0x000>; 54 reg = <0x0 0x100>; 60 reg = <0x0 0x200>; 66 reg = <0x0 0x300>; 72 reg = <0x0 0x10000>; 78 reg = <0x0 0x10100>; 84 reg = <0x0 0x10200>; [all …]
|
/Linux-v5.10/drivers/rapidio/switches/ |
D | idt_gen3.c | 18 #define RIO_EM_PW_STAT 0x40020 19 #define RIO_PW_CTL 0x40204 20 #define RIO_PW_CTL_PW_TMR 0xffffff00 21 #define RIO_PW_ROUTE 0x40208 23 #define RIO_EM_DEV_INT_EN 0x40030 25 #define RIO_PLM_SPx_IMP_SPEC_CTL(x) (0x10100 + (x)*0x100) 26 #define RIO_PLM_SPx_IMP_SPEC_CTL_SOFT_RST 0x02000000 28 #define RIO_PLM_SPx_PW_EN(x) (0x10118 + (x)*0x100) 29 #define RIO_PLM_SPx_PW_EN_OK2U 0x40000000 30 #define RIO_PLM_SPx_PW_EN_LINIT 0x10000000 [all …]
|
/Linux-v5.10/drivers/scsi/qla4xxx/ |
D | ql4_nx.h | 13 #define PHAN_INITIALIZE_FAILED 0xffff 14 #define PHAN_INITIALIZE_COMPLETE 0xff01 17 #define PHAN_INITIALIZE_ACK 0xf00f 18 #define PHAN_PEG_RCV_INITIALIZED 0xff01 21 #define QLA82XX_CRB_BASE (QLA82XX_CAM_RAM(0x200)) 23 #define CRB_CMDPEG_STATE QLA82XX_REG(0x50) 24 #define CRB_RCVPEG_STATE QLA82XX_REG(0x13c) 25 #define CRB_DMA_SHIFT QLA82XX_REG(0xcc) 26 #define CRB_TEMP_STATE QLA82XX_REG(0x1b4) 31 #define qla82xx_get_temp_state(x) ((x) & 0xffff) [all …]
|
/Linux-v5.10/drivers/net/ethernet/mediatek/ |
D | mtk_eth_soc.h | 21 #define MTK_TX_DMA_BUF_LEN 0x3fff 27 #define MTK_DMA_DUMMY_DESC 0xffffffff 61 #define MTK_RST_GL 0x04 62 #define RST_GL_PSE BIT(0) 65 #define MTK_INT_STATUS2 0x08 70 #define MTK_PDMA_LRO_ALT_REFRESH_TIMER 0x1c 73 #define MTK_FE_INT_GRP 0x20 76 #define MTK_CDMQ_IG_CTRL 0x1400 77 #define MTK_CDMQ_STAG_EN BIT(0) 80 #define MTK_CDMP_EG_CTRL 0x404 [all …]
|
/Linux-v5.10/drivers/net/ethernet/qlogic/qlcnic/ |
D | qlcnic_hdr.h | 20 QLCNIC_HW_H0_CH_HUB_ADR = 0x05, 21 QLCNIC_HW_H1_CH_HUB_ADR = 0x0E, 22 QLCNIC_HW_H2_CH_HUB_ADR = 0x03, 23 QLCNIC_HW_H3_CH_HUB_ADR = 0x01, 24 QLCNIC_HW_H4_CH_HUB_ADR = 0x06, 25 QLCNIC_HW_H5_CH_HUB_ADR = 0x07, 26 QLCNIC_HW_H6_CH_HUB_ADR = 0x08 29 /* Hub 0 */ 31 QLCNIC_HW_MN_CRB_AGT_ADR = 0x15, 32 QLCNIC_HW_MS_CRB_AGT_ADR = 0x25 [all …]
|
/Linux-v5.10/drivers/scsi/qla2xxx/ |
D | qla_nx.h | 15 #define PHAN_INITIALIZE_FAILED 0xffff 16 #define PHAN_INITIALIZE_COMPLETE 0xff01 19 #define PHAN_INITIALIZE_ACK 0xf00f 20 #define PHAN_PEG_RCV_INITIALIZED 0xff01 23 #define QLA82XX_CRB_BASE QLA82XX_CAM_RAM(0x200) 26 #define CRB_CMDPEG_STATE QLA82XX_REG(0x50) 27 #define CRB_RCVPEG_STATE QLA82XX_REG(0x13c) 28 #define BOOT_LOADER_DIMM_STATUS QLA82XX_REG(0x54) 29 #define CRB_DMA_SHIFT QLA82XX_REG(0xcc) 30 #define CRB_TEMP_STATE QLA82XX_REG(0x1b4) [all …]
|
/Linux-v5.10/drivers/net/ethernet/qlogic/netxen/ |
D | netxen_nic_hdr.h | 21 NETXEN_HW_H0_CH_HUB_ADR = 0x05, 22 NETXEN_HW_H1_CH_HUB_ADR = 0x0E, 23 NETXEN_HW_H2_CH_HUB_ADR = 0x03, 24 NETXEN_HW_H3_CH_HUB_ADR = 0x01, 25 NETXEN_HW_H4_CH_HUB_ADR = 0x06, 26 NETXEN_HW_H5_CH_HUB_ADR = 0x07, 27 NETXEN_HW_H6_CH_HUB_ADR = 0x08 30 /* Hub 0 */ 32 NETXEN_HW_MN_CRB_AGT_ADR = 0x15, 33 NETXEN_HW_MS_CRB_AGT_ADR = 0x25 [all …]
|
/Linux-v5.10/drivers/gpu/drm/ast/ |
D | ast_post.c | 44 ast_io_write8(ast, AST_IO_VGA_ENABLE_PORT, 0x01); in ast_enable_vga() 45 ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, 0x01); in ast_enable_vga() 52 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa1, 0x06); in ast_enable_mmio() 63 return !!(ch & 0x01); in ast_is_vga_enabled() 66 static const u8 extreginfo[] = { 0x0f, 0x04, 0x1c, 0xff }; 67 static const u8 extreginfo_ast2300a0[] = { 0x0f, 0x04, 0x1c, 0xff }; 68 static const u8 extreginfo_ast2300[] = { 0x0f, 0x04, 0x1f, 0xff }; 78 for (i = 0x81; i <= 0x9f; i++) in ast_set_def_ext_reg() 79 ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, 0x00); in ast_set_def_ext_reg() 83 if (dev->pdev->revision >= 0x20) in ast_set_def_ext_reg() [all …]
|
/Linux-v5.10/arch/arm64/boot/dts/hisilicon/ |
D | hip06.dtsi | 23 #size-cells = <0>; 87 reg = <0x10000>; 95 reg = <0x10001>; 103 reg = <0x10002>; 111 reg = <0x10003>; 119 reg = <0x10100>; 127 reg = <0x10101>; 135 reg = <0x10102>; 143 reg = <0x10103>; 151 reg = <0x10200>; [all …]
|
D | hip07.dtsi | 23 #size-cells = <0>; 270 reg = <0x10000>; 273 numa-node-id = <0>; 279 reg = <0x10001>; 282 numa-node-id = <0>; 288 reg = <0x10002>; 291 numa-node-id = <0>; 297 reg = <0x10003>; 300 numa-node-id = <0>; 306 reg = <0x10100>; [all …]
|
/Linux-v5.10/drivers/gpu/drm/radeon/ |
D | rv515.c | 50 0, 75 radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0)); in rv515_ring_start() 81 radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0)); in rv515_ring_start() 83 radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0)); in rv515_ring_start() 85 radeon_ring_write(ring, PACKET0(GB_SELECT, 0)); in rv515_ring_start() 86 radeon_ring_write(ring, 0); in rv515_ring_start() 87 radeon_ring_write(ring, PACKET0(GB_ENABLE, 0)); in rv515_ring_start() 88 radeon_ring_write(ring, 0); in rv515_ring_start() 89 radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0)); in rv515_ring_start() 91 radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0)); in rv515_ring_start() [all …]
|
/Linux-v5.10/drivers/net/wireless/realtek/rtlwifi/rtl8192c/ |
D | dm_common.c | 11 #define BT_RSSI_STATE_NORMAL_POWER BIT(0) 16 #define BT_MASK 0x00ffffff 26 0x7f8001fe, 27 0x788001e2, 28 0x71c001c7, 29 0x6b8001ae, 30 0x65400195, 31 0x5fc0017f, 32 0x5a400169, 33 0x55400155, [all …]
|
/Linux-v5.10/drivers/media/platform/ |
D | rcar_jpu.c | 47 #define JPU_JPEG_HDR_SIZE (ALIGN(0x258, L1_CACHE_BYTES)) 50 #define JPU_JPEG_QTBL_SIZE 0x40 51 #define JPU_JPEG_HDCTBL_SIZE 0x1c 52 #define JPU_JPEG_HACTBL_SIZE 0xb2 53 #define JPU_JPEG_HEIGHT_OFFSET 0x91 54 #define JPU_JPEG_WIDTH_OFFSET 0x93 55 #define JPU_JPEG_SUBS_OFFSET 0x97 56 #define JPU_JPEG_QTBL_LUM_OFFSET 0x07 57 #define JPU_JPEG_QTBL_CHR_OFFSET 0x4c 58 #define JPU_JPEG_HDCTBL_LUM_OFFSET 0xa4 [all …]
|
/Linux-v5.10/drivers/gpu/drm/amd/include/asic_reg/nbio/ |
D | nbio_6_1_offset.h | 27 // base address: 0x0 28 …PSWUSCFG0_VENDOR_ID 0x0000 29 …PSWUSCFG0_DEVICE_ID 0x0002 30 …PSWUSCFG0_COMMAND 0x0004 31 …PSWUSCFG0_STATUS 0x0006 32 …PSWUSCFG0_REVISION_ID 0x0008 33 …PSWUSCFG0_PROG_INTERFACE 0x0009 34 …PSWUSCFG0_SUB_CLASS 0x000a 35 …PSWUSCFG0_BASE_CLASS 0x000b 36 …PSWUSCFG0_CACHE_LINE 0x000c [all …]
|