/Linux-v5.10/drivers/gpu/drm/amd/display/dc/dce/ |
D | dmub_abm.c | 58 uint32_t fractional_pwm = (dc->dc->config.disable_fractional_pwm == false) ? 1 : 0; in dmub_abm_enable_fractional_pwm() 74 REG_WRITE(DC_ABM1_HG_SAMPLE_RATE, 0x103); in dmub_abm_init() 75 REG_WRITE(DC_ABM1_HG_SAMPLE_RATE, 0x101); in dmub_abm_init() 76 REG_WRITE(DC_ABM1_LS_SAMPLE_RATE, 0x103); in dmub_abm_init() 77 REG_WRITE(DC_ABM1_LS_SAMPLE_RATE, 0x101); in dmub_abm_init() 78 REG_WRITE(BL1_PWM_BL_UPDATE_SAMPLE_RATE, 0x101); in dmub_abm_init() 80 REG_SET_3(DC_ABM1_HG_MISC_CTRL, 0, in dmub_abm_init() 81 ABM1_HG_NUM_OF_BINS_SEL, 0, in dmub_abm_init() 83 ABM1_HG_BIN_BITWIDTH_SIZE_SEL, 0); in dmub_abm_init() 85 REG_SET_3(DC_ABM1_IPCSC_COEFF_SEL, 0, in dmub_abm_init() [all …]
|
D | dce_abm.c | 52 #define MCP_ABM_LEVEL_SET 0x65 53 #define MCP_ABM_PIPE_SET 0x66 54 #define MCP_BL_SET 0x67 61 uint32_t rampingBoundary = 0xFFFF; in dce_abm_set_pipe() 66 REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0, in dce_abm_set_pipe() 80 REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0, in dce_abm_set_pipe() 93 unsigned int backlight_8_bit = 0; in dmcu_set_backlight_level() 96 if (backlight_pwm_u16_16 & 0x10000) in dmcu_set_backlight_level() 98 backlight_8_bit = 0xFF; in dmcu_set_backlight_level() 101 backlight_8_bit = (backlight_pwm_u16_16 >> 8) & 0xFF; in dmcu_set_backlight_level() [all …]
|
/Linux-v5.10/drivers/ide/ |
D | macide.c | 27 #define IDE_BASE 0x50F1A000 /* Base address of IDE controller */ 34 #define IDE_CONTROL 0x38 /* control/altstatus */ 46 #define IDE_IFR 0x101 /* (0x101) IDE interrupt flags on Quadra: 48 * Bit 0+1: some interrupt flags 60 if (*ide_ifr & 0x20) in macide_test_irq() 62 return 0; in macide_test_irq() 67 *ide_ifr &= ~0x20; in macide_clear_irq() 75 memset(hw, 0, sizeof(*hw)); in macide_setup_ports() 77 for (i = 0; i < 8; i++) in macide_setup_ports() 115 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); in mac_ide_probe() [all …]
|
/Linux-v5.10/tools/perf/pmu-events/arch/arm64/ampere/emag/ |
D | clock.json | 4 "EventCode": "0x11", 10 "EventCode": "0x101", 16 "EventCode": "0x110",
|
/Linux-v5.10/drivers/of/unittest-data/ |
D | overlay_bad_add_dup_node.dts | 19 power_bus = < 0x1 0x2 >; 26 power_bus_emergency = < 0x101 0x102 >;
|
/Linux-v5.10/arch/arm/probes/ |
D | decode-arm.c | 19 #define sign_extend(x, signbit) ((x) | (0 - ((x) & (1 << (signbit))))) 21 #define branch_displacement(insn) sign_extend(((insn) & 0xffffff) << 2, 25) 72 regs->ARM_pc = iaddr + 8 + disp + ((insn >> 23) & 0x2); in simulate_blx1() 79 int rm = insn & 0xf; in simulate_blx2bx() 85 regs->ARM_pc = rmv & ~0x1; in simulate_blx2bx() 87 if (rmv & 0x1) in simulate_blx2bx() 94 int rd = (insn >> 12) & 0xf; in simulate_mrs() 95 unsigned long mask = 0xf8ff03df; /* Mask out execution state */ in simulate_mrs() 119 /* PLDI (immediate) 1111 0100 x101 xxxx xxxx xxxx xxxx xxxx */ 121 /* PLD (immediate) 1111 0101 x101 xxxx xxxx xxxx xxxx xxxx */ [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/display/ |
D | multi-inno,mi0283qt.txt | 11 the panel interface mode (IM[3:0] pins): 13 - absent: IM=x101 3-wire 9-bit data serial interface 17 - rotation: panel rotation in degrees counter clockwise (0,90,180,270) 20 mi0283qt@0{ 22 reg = <0>; 25 dc-gpios = <&gpio 25 0>;
|
/Linux-v5.10/include/soc/arc/ |
D | timers.h | 12 #define ARC_REG_TIMER0_LIMIT 0x23 /* timer 0 limit */ 13 #define ARC_REG_TIMER0_CTRL 0x22 /* timer 0 control */ 14 #define ARC_REG_TIMER0_CNT 0x21 /* timer 0 count */ 15 #define ARC_REG_TIMER1_LIMIT 0x102 /* timer 1 limit */ 16 #define ARC_REG_TIMER1_CTRL 0x101 /* timer 1 control */ 17 #define ARC_REG_TIMER1_CNT 0x100 /* timer 1 count */ 20 #define TIMER_CTRL_IE (1 << 0) /* Interrupt when Count reaches limit */ 23 #define ARC_TIMERN_MAX 0xFFFFFFFF 25 #define ARC_REG_TIMERS_BCR 0x75
|
/Linux-v5.10/arch/mips/sgi-ip22/ |
D | ip22-mc.c | 35 …return ((memconfig & SGIMC_MCONFIG_RMASK) + 0x0100) << ((sgimc->systemid & SGIMC_SYSID_MASKREV) >=… in get_bank_size() 41 return bank % 2 ? res & 0xffff : res >> 16; in get_bank_config() 59 for (i = 0; i < 4; i++) { in probe_memory() 90 /* Step 0: Make sure we turn off the watchdog in case it's in sgimc_init() 103 sgimc->cstat = sgimc->gstat = 0; in sgimc_init() 120 tmp &= ~0xf; in sgimc_init() 121 tmp |= 0xd; in sgimc_init() 131 * 31 16 15 8 7 0 in sgimc_init() 136 * for IP22 we get INCREMENT=1, DIVIDER=1 == 0x101 in sgimc_init() 138 sgimc->divider = 0x101; in sgimc_init() [all …]
|
/Linux-v5.10/arch/powerpc/include/asm/ |
D | ps3gpu.h | 16 #define L1GPU_CONTEXT_ATTRIBUTE_DISPLAY_SYNC 0x101 17 #define L1GPU_CONTEXT_ATTRIBUTE_DISPLAY_FLIP 0x102 19 #define L1GPU_CONTEXT_ATTRIBUTE_FB_SETUP 0x600 20 #define L1GPU_CONTEXT_ATTRIBUTE_FB_BLIT 0x601 21 #define L1GPU_CONTEXT_ATTRIBUTE_FB_BLIT_SYNC 0x602 22 #define L1GPU_CONTEXT_ATTRIBUTE_FB_CLOSE 0x603 39 head, ddr_offset, 0, 0); in lv1_gpu_display_sync() 47 head, ddr_offset, 0, 0); in lv1_gpu_display_flip() 55 xdr_lpar, xdr_size, ioif_offset, 0); in lv1_gpu_fb_setup() 70 L1GPU_CONTEXT_ATTRIBUTE_FB_CLOSE, 0, in lv1_gpu_fb_close() [all …]
|
/Linux-v5.10/arch/arm64/boot/dts/marvell/ |
D | armada-ap810-ap0-octa-core.dtsi | 13 #size-cells = <0>; 16 cpu0: cpu@0 { 19 reg = <0x000>; 25 reg = <0x001>; 31 reg = <0x100>; 37 reg = <0x101>; 43 reg = <0x200>; 49 reg = <0x201>; 55 reg = <0x300>; 61 reg = <0x301>;
|
D | armada-ap806-quad.dtsi | 16 #size-cells = <0>; 18 cpu0: cpu@0 { 21 reg = <0x000>; 24 clocks = <&cpu_clk 0>; 25 i-cache-size = <0xc000>; 28 d-cache-size = <0x8000>; 36 reg = <0x001>; 39 clocks = <&cpu_clk 0>; 40 i-cache-size = <0xc000>; 43 d-cache-size = <0x8000>; [all …]
|
D | armada-ap807-quad.dtsi | 16 #size-cells = <0>; 18 cpu0: cpu@0 { 21 reg = <0x000>; 24 clocks = <&cpu_clk 0>; 25 i-cache-size = <0xc000>; 28 d-cache-size = <0x8000>; 36 reg = <0x001>; 39 clocks = <&cpu_clk 0>; 40 i-cache-size = <0xc000>; 43 d-cache-size = <0x8000>; [all …]
|
/Linux-v5.10/drivers/media/rc/keymaps/ |
D | rc-x96max.c | 13 { 0x140, KEY_POWER }, 22 { 0x118, KEY_VOLUMEUP }, 23 { 0x110, KEY_VOLUMEDOWN }, 25 { 0x143, KEY_MUTE }, // config 27 { 0x100, KEY_EPG }, // mouse 28 { 0x119, KEY_BACK }, 30 { 0x116, KEY_UP }, 31 { 0x151, KEY_LEFT }, 32 { 0x150, KEY_RIGHT }, 33 { 0x11a, KEY_DOWN }, [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/arm/ |
D | nvidia,tegra194-ccplex.yaml | 41 #size-cells = <0>; 43 cpu0_0: cpu@0 { 46 reg = <0x0>; 53 reg = <0x001>; 60 reg = <0x100>; 67 reg = <0x101>;
|
D | cpus.yaml | 30 - square brackets define bitfields, eg reg[7:0] value of the bitfield in 31 the reg property contained in bits 7 down to 0 49 this property is required and must be set to 0. 52 required and matches the CPUID[11:0] register bits. 54 Bits [11:0] in the reg cell must be set to 55 bits [11:0] in CPU ID register. 57 All other bits in the reg cell must be set to 0. 60 required and matches the CPU MPIDR[23:0] register 63 Bits [23:0] in the reg cell must be set to 64 bits [23:0] in MPIDR. [all …]
|
D | cpu-capacity.txt | 70 #size-cells = <0>; 101 CPU_SLEEP_0: cpu-sleep-0 { 103 arm,psci-suspend-param = <0x0010000>; 110 CLUSTER_SLEEP_0: cluster-sleep-0 { 112 arm,psci-suspend-param = <0x1010000>; 120 A57_0: cpu@0 { 122 reg = <0x0 0x0>; 126 clocks = <&scpi_dvfs 0>; 133 reg = <0x0 0x1>; 137 clocks = <&scpi_dvfs 0>; [all …]
|
/Linux-v5.10/arch/arm/boot/dts/ |
D | usb_a9g20-dab-mmx.dtsi | 21 i2c-gpio@0 { 69 #size-cells = <0>; 74 linux,code = <0x100>; 80 linux,code = <0x101>; 86 linux,code = <0x102>; 92 linux,code = <0x103>;
|
/Linux-v5.10/arch/arm64/boot/dts/broadcom/stingray/ |
D | stingray-pcie.dtsi | 8 reg = <0 0x60400000 0 0x1000>; 11 bus-range = <0x0 0x1>; 16 ranges = <0x83000000 0 0x10000000 0 0x10000000 0 0x20000000>; 20 msi-map = <0x100 &gic_its 0x2000 0x1>, /* PF0 */ 21 <0x108 &gic_its 0x2040 0x8>, /* PF0-VF0-7 */ 22 <0x101 &gic_its 0x2080 0x1>, /* PF1 */ 23 <0x110 &gic_its 0x20c8 0x8>, /* PF1-VF8-15 */ 24 <0x102 &gic_its 0x2100 0x1>, /* PF2 */ 25 <0x118 &gic_its 0x2150 0x8>, /* PF2-VF16-23 */ 26 <0x103 &gic_its 0x2180 0x1>, /* PF3 */ [all …]
|
/Linux-v5.10/drivers/staging/rtl8192e/rtl8192e/ |
D | r8192E_hw.h | 11 BaseBand_Config_PHY_REG = 0, 15 #define RTL8187_REQT_READ 0xc0 16 #define RTL8187_REQT_WRITE 0x40 17 #define RTL8187_REQ_GET_REGS 0x05 18 #define RTL8187_REQ_SET_REGS 0x05 24 #define BB_ANTATTEN_CHAN14 0x0c 25 #define BB_ANTENNA_B 0x40 33 #define RTL8190_EEPROM_ID 0x8129 34 #define EEPROM_VID 0x02 35 #define EEPROM_DID 0x04 [all …]
|
/Linux-v5.10/Documentation/devicetree/bindings/cpu/ |
D | cpu-topology.txt | 87 (ie socket/cluster/core/thread) (where N = {0, 1, ...} is the node number; nodes 89 sequential N value, starting from 0). 187 #size-cells = <0>; 276 CPU0: cpu@0 { 279 reg = <0x0 0x0>; 281 cpu-release-addr = <0 0x20000000>; 287 reg = <0x0 0x1>; 289 cpu-release-addr = <0 0x20000000>; 295 reg = <0x0 0x100>; 297 cpu-release-addr = <0 0x20000000>; [all …]
|
/Linux-v5.10/arch/arm64/boot/dts/ti/ |
D | k3-am654.dtsi | 13 #size-cells = <0>; 36 cpu0: cpu@0 { 38 reg = <0x000>; 41 i-cache-size = <0x8000>; 44 d-cache-size = <0x8000>; 52 reg = <0x001>; 55 i-cache-size = <0x8000>; 58 d-cache-size = <0x8000>; 66 reg = <0x100>; 69 i-cache-size = <0x8000>; [all …]
|
/Linux-v5.10/arch/arm64/boot/dts/amlogic/ |
D | meson-g12b.dtsi | 13 #address-cells = <0x2>; 14 #size-cells = <0x0>; 46 cpu0: cpu@0 { 49 reg = <0x0 0x0>; 59 reg = <0x0 0x1>; 69 reg = <0x0 0x100>; 79 reg = <0x0 0x101>; 89 reg = <0x0 0x102>; 99 reg = <0x0 0x103>;
|
/Linux-v5.10/arch/mips/boot/dts/img/ |
D | pistachio_marduk.dts | 31 reg = <0x00000000 0x10000000>; 63 linux,code = <0x101>; /* BTN_1 */ 68 linux,code = <0x102>; /* BTN_2 */ 81 pinctrl-0 = <&spim1_pins>, <&spim1_quad_pins>, <&spim1_cs0_pin>, 84 cs-gpios = <&gpio0 0 GPIO_ACTIVE_HIGH>, <&gpio0 1 GPIO_ACTIVE_HIGH>; 86 flash@0 { 88 reg = <0>; 135 pinctrl-0 = <&pwmpdm0_pin>, <&pwmpdm1_pin>, <&pwmpdm2_pin>, 143 adc-reserved-channels = <0x10>; 152 reg = <0x20>;
|
/Linux-v5.10/arch/arm64/boot/dts/qcom/ |
D | msm8994.dtsi | 19 #clock-cells = <0>; 25 #clock-cells = <0>; 32 #size-cells = <0>; 34 CPU0: cpu@0 { 37 reg = <0x0 0x0>; 49 reg = <0x0 0x1>; 57 reg = <0x0 0x2>; 65 reg = <0x0 0x3>; 73 reg = <0x0 0x100>; 85 reg = <0x0 0x101>; [all …]
|