/Linux-v6.1/drivers/staging/media/meson/vdec/ |
D | dos_regs.h | 11 #define VDEC_ASSIST_AMR1_INT8 0x00b4 13 #define ASSIST_MBOX1_CLR_REG 0x01d4 14 #define ASSIST_MBOX1_MASK 0x01d8 16 #define MPSR 0x0c04 17 #define MCPU_INTR_MSK 0x0c10 18 #define CPSR 0x0c84 20 #define IMEM_DMA_CTRL 0x0d00 21 #define IMEM_DMA_ADR 0x0d04 22 #define IMEM_DMA_COUNT 0x0d08 23 #define LMEM_DMA_CTRL 0x0d40 [all …]
|
/Linux-v6.1/drivers/iommu/ |
D | fsl_pamu.h | 22 #define PAMU_PGC 0x00000000 /* Allows all peripheral accesses */ 23 #define PAMU_PE 0x40000000 /* enable PAMU */ 26 #define PAMU_OFFSET 0x1000 28 #define PAMU_MMAP_REGS_BASE 0 46 #define PAMU_POES1 0x0040 47 #define PAMU_POES2 0x0044 48 #define PAMU_POEAH 0x0048 49 #define PAMU_POEAL 0x004C 50 #define PAMU_AVS1 0x0050 51 #define PAMU_AVS1_AV 0x1 [all …]
|
/Linux-v6.1/include/linux/bcma/ |
D | bcma_driver_pcie2.h | 5 #define BCMA_CORE_PCIE2_CLK_CONTROL 0x0000 6 #define PCIE2_CLKC_RST_OE 0x0001 /* When set, drives PCI_RESET out to pin */ 7 #define PCIE2_CLKC_RST 0x0002 /* Value driven out to pin */ 8 #define PCIE2_CLKC_SPERST 0x0004 /* SurvivePeRst */ 9 #define PCIE2_CLKC_DISABLE_L1CLK_GATING 0x0010 10 #define PCIE2_CLKC_DLYPERST 0x0100 /* Delay PeRst to CoE Core */ 11 #define PCIE2_CLKC_DISSPROMLD 0x0200 /* DisableSpromLoadOnPerst */ 12 #define PCIE2_CLKC_WAKE_MODE_L2 0x1000 /* Wake on L2 */ 13 #define BCMA_CORE_PCIE2_RC_PM_CONTROL 0x0004 14 #define BCMA_CORE_PCIE2_RC_PM_STATUS 0x0008 [all …]
|
D | bcma_driver_chipcommon.h | 10 #define BCMA_CC_ID 0x0000 11 #define BCMA_CC_ID_ID 0x0000FFFF 12 #define BCMA_CC_ID_ID_SHIFT 0 13 #define BCMA_CC_ID_REV 0x000F0000 15 #define BCMA_CC_ID_PKG 0x00F00000 17 #define BCMA_CC_ID_NRCORES 0x0F000000 19 #define BCMA_CC_ID_TYPE 0xF0000000 21 #define BCMA_CC_CAP 0x0004 /* Capabilities */ 22 #define BCMA_CC_CAP_NRUART 0x00000003 /* # of UARTs */ 23 #define BCMA_CC_CAP_MIPSEB 0x00000004 /* MIPS in BigEndian Mode */ [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/include/asic_reg/vce/ |
D | vce_4_0_offset.h | 27 // base address: 0x22000 28 …VCE_STATUS 0x0a01 29 …ne mmVCE_STATUS_BASE_IDX 0 30 …VCE_VCPU_CNTL 0x0a05 31 …ne mmVCE_VCPU_CNTL_BASE_IDX 0 32 …VCE_VCPU_CACHE_OFFSET0 0x0a09 33 …ne mmVCE_VCPU_CACHE_OFFSET0_BASE_IDX 0 34 …VCE_VCPU_CACHE_SIZE0 0x0a0a 35 …ne mmVCE_VCPU_CACHE_SIZE0_BASE_IDX 0 36 …VCE_VCPU_CACHE_OFFSET1 0x0a0b [all …]
|
/Linux-v6.1/include/linux/ssb/ |
D | ssb_driver_gige.h | 14 #define SSB_GIGE_PCIIO 0x0000 /* PCI I/O Registers (1024 bytes) */ 15 #define SSB_GIGE_RESERVED 0x0400 /* Reserved (1024 bytes) */ 16 #define SSB_GIGE_PCICFG 0x0800 /* PCI config space (256 bytes) */ 17 #define SSB_GIGE_SHIM_FLUSHSTAT 0x0C00 /* PCI to OCP: Flush status control (32bit) */ 18 #define SSB_GIGE_SHIM_FLUSHRDA 0x0C04 /* PCI to OCP: Flush read address (32bit) */ 19 #define SSB_GIGE_SHIM_FLUSHTO 0x0C08 /* PCI to OCP: Flush timeout counter (32bit) */ 20 #define SSB_GIGE_SHIM_BARRIER 0x0C0C /* PCI to OCP: Barrier register (32bit) */ 21 #define SSB_GIGE_SHIM_MAOCPSI 0x0C10 /* PCI to OCP: MaocpSI Control (32bit) */ 22 #define SSB_GIGE_SHIM_SIOCPMA 0x0C14 /* PCI to OCP: SiocpMa Control (32bit) */ 25 #define SSB_GIGE_TMSHIGH_RGMII 0x00010000 /* Have an RGMII PHY-bus */ [all …]
|
/Linux-v6.1/drivers/gpu/drm/amd/include/asic_reg/oss/ |
D | oss_1_0_d.h | 26 #define ixCLIENT0_BM 0x0220 27 #define ixCLIENT0_CD0 0x0210 28 #define ixCLIENT0_CD1 0x0214 29 #define ixCLIENT0_CD2 0x0218 30 #define ixCLIENT0_CD3 0x021C 31 #define ixCLIENT0_CK0 0x0200 32 #define ixCLIENT0_CK1 0x0204 33 #define ixCLIENT0_CK2 0x0208 34 #define ixCLIENT0_CK3 0x020C 35 #define ixCLIENT0_K0 0x01F0 [all …]
|
/Linux-v6.1/Documentation/devicetree/bindings/media/ |
D | qcom,sdm845-camss.yaml | 96 port@0: 321 iommus = <&apps_smmu 0x0808 0x0>, 322 <&apps_smmu 0x0810 0x8>, 323 <&apps_smmu 0x0c08 0x0>, 324 <&apps_smmu 0x0c10 0x8>; 330 reg = <0 0xacb3000 0 0x1000>, 331 <0 0xacba000 0 0x1000>, 332 <0 0xacc8000 0 0x1000>, 333 <0 0xac65000 0 0x1000>, 334 <0 0xac66000 0 0x1000>, [all …]
|
/Linux-v6.1/drivers/media/platform/st/sti/bdisp/ |
D | bdisp-reg.h | 8 /* 0 - General */ 87 #define BLT_CTL 0x0A00 88 #define BLT_ITS 0x0A04 89 #define BLT_STA1 0x0A08 90 #define BLT_AQ1_CTL 0x0A60 91 #define BLT_AQ1_IP 0x0A64 92 #define BLT_AQ1_LNA 0x0A68 93 #define BLT_AQ1_STA 0x0A6C 94 #define BLT_ITM0 0x0AD0 96 #define BLT_PLUGS1_OP2 0x0B04 [all …]
|
/Linux-v6.1/drivers/gpu/drm/nouveau/nvkm/engine/gr/ |
D | tu102.c | 30 nvkm_wr32(gr->base.engine.subdev.device, 0x409c24, 0x006f0002); in tu102_gr_init_fecs_exceptions() 42 for (sm = 0; sm < gr->sm_nr; sm++) { in tu102_gr_init_fs() 43 nvkm_wr32(device, GPC_UNIT(gr->sm[sm].gpc, 0x0c10 + in tu102_gr_init_fs() 55 const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, gr->tpc_total); in tu102_gr_init_zcull() 60 for (i = 0; i < tile_nr; i += 8) { in tu102_gr_init_zcull() 61 for (data = 0, j = 0; j < 8 && i + j < gr->tpc_total; j++) { in tu102_gr_init_zcull() 65 nvkm_wr32(device, GPC_BCAST(0x0980 + ((i / 8) * 4)), data); in tu102_gr_init_zcull() 68 for (gpc = 0; gpc < gr->gpc_nr; gpc++) { in tu102_gr_init_zcull() 69 nvkm_wr32(device, GPC_UNIT(gpc, 0x0914), in tu102_gr_init_zcull() 71 nvkm_wr32(device, GPC_UNIT(gpc, 0x0910), 0x00040000 | in tu102_gr_init_zcull() [all …]
|
D | ctxgv100.c | 30 { 0x00001000, 64, 0x00100000, 0x00000008 }, 31 { 0x00000941, 64, 0x00100000, 0x00000000 }, 32 { 0x0000097e, 64, 0x00100000, 0x00000000 }, 33 { 0x0000097f, 64, 0x00100000, 0x00000100 }, 34 { 0x0000035c, 64, 0x00100000, 0x00000000 }, 35 { 0x0000035d, 64, 0x00100000, 0x00000000 }, 36 { 0x00000a08, 64, 0x00100000, 0x00000000 }, 37 { 0x00000a09, 64, 0x00100000, 0x00000000 }, 38 { 0x00000a0a, 64, 0x00100000, 0x00000000 }, 39 { 0x00000352, 64, 0x00100000, 0x00000000 }, [all …]
|
/Linux-v6.1/drivers/net/ethernet/hisilicon/hns3/hns3_common/ |
D | hclge_comm_cmd.h | 10 #define HCLGE_COMM_CMD_FLAG_IN BIT(0) 18 #define HCLGE_COMM_LINK_EVENT_REPORT_EN_B 0 28 #define HCLGE_COMM_TYPE_CRQ 0 34 #define HCLGE_COMM_NIC_CSQ_BASEADDR_L_REG 0x27000 35 #define HCLGE_COMM_NIC_CSQ_BASEADDR_H_REG 0x27004 36 #define HCLGE_COMM_NIC_CSQ_DEPTH_REG 0x27008 37 #define HCLGE_COMM_NIC_CSQ_TAIL_REG 0x27010 38 #define HCLGE_COMM_NIC_CSQ_HEAD_REG 0x27014 39 #define HCLGE_COMM_NIC_CRQ_BASEADDR_L_REG 0x27018 40 #define HCLGE_COMM_NIC_CRQ_BASEADDR_H_REG 0x2701C [all …]
|
/Linux-v6.1/arch/powerpc/include/asm/ |
D | cell-regs.h | 28 #define HID0_CBE_THERM_WAKEUP 0x0000020000000000ul 29 #define HID0_CBE_SYSERR_WAKEUP 0x0000008000000000ul 30 #define HID0_CBE_THERM_INT_EN 0x0000000400000000ul 31 #define HID0_CBE_SYSERR_INT_EN 0x0000000200000000ul 57 u64 pad_0x0000; /* 0x0000 */ 59 u64 group_control; /* 0x0008 */ 61 u8 pad_0x0010_0x00a8 [0x00a8 - 0x0010]; /* 0x0010 */ 63 u64 debug_bus_control; /* 0x00a8 */ 65 u8 pad_0x00b0_0x0100 [0x0100 - 0x00b0]; /* 0x00b0 */ 67 u64 trace_aux_data; /* 0x0100 */ [all …]
|
/Linux-v6.1/drivers/soc/fsl/qbman/ |
D | bman_ccsr.c | 37 #define REG_FBPR_FPC 0x0800 38 #define REG_ECSR 0x0a00 39 #define REG_ECIR 0x0a04 40 #define REG_EADR 0x0a08 41 #define REG_EDATA(n) (0x0a10 + ((n) * 0x04)) 42 #define REG_SBEC(n) (0x0a80 + ((n) * 0x04)) 43 #define REG_IP_REV_1 0x0bf8 44 #define REG_IP_REV_2 0x0bfc 45 #define REG_FBPR_BARE 0x0c00 46 #define REG_FBPR_BAR 0x0c04 [all …]
|
/Linux-v6.1/arch/arm/boot/dts/ |
D | omap2430-clocks.dtsi | 10 #clock-cells = <0>; 13 reg = <0x78>; 17 #clock-cells = <0>; 23 #clock-cells = <0>; 27 reg = <0x78>; 31 #clock-cells = <0>; 37 #clock-cells = <0>; 41 reg = <0x78>; 45 #clock-cells = <0>; 53 #clock-cells = <0>; [all …]
|
/Linux-v6.1/drivers/video/fbdev/kyro/ |
D | STG4000Reg.h | 54 NO_LUT = 0, RESERVED, GRAPHICS, OVERLAY 59 _8BPP = 0, _15BPP, _16BPP, _24BPP, _32BPP 64 GRAPHICS_MODE = 0, COLOR_KEY, PER_PIXEL_ALPHA, GLOBAL_ALPHA, 75 /* 0h */ 76 volatile u32 Thread0Enable; /* 0x0000 */ 77 volatile u32 Thread1Enable; /* 0x0004 */ 78 volatile u32 Thread0Recover; /* 0x0008 */ 79 volatile u32 Thread1Recover; /* 0x000C */ 80 volatile u32 Thread0Step; /* 0x0010 */ 81 volatile u32 Thread1Step; /* 0x0014 */ [all …]
|
/Linux-v6.1/include/linux/mfd/ |
D | motorola-cpcap.h | 17 #define CPCAP_VENDOR_ST 0 21 #define CPCAP_REVISION_MINOR(r) ((r) & 0xf) 23 #define CPCAP_REVISION_1_0 0x08 24 #define CPCAP_REVISION_1_1 0x09 25 #define CPCAP_REVISION_2_0 0x10 26 #define CPCAP_REVISION_2_1 0x11 29 #define CPCAP_REG_INT1 0x0000 /* Interrupt 1 */ 30 #define CPCAP_REG_INT2 0x0004 /* Interrupt 2 */ 31 #define CPCAP_REG_INT3 0x0008 /* Interrupt 3 */ 32 #define CPCAP_REG_INT4 0x000c /* Interrupt 4 */ [all …]
|
/Linux-v6.1/drivers/hwmon/ |
D | corsair-cpro.c | 21 #define USB_VENDOR_ID_CORSAIR 0x1b1c 22 #define USB_PRODUCT_ID_CORSAIR_COMMANDERPRO 0x0c10 23 #define USB_PRODUCT_ID_CORSAIR_1000D 0x1d00 30 #define CTL_GET_TMP_CNCT 0x10 /* 32 * 0 not connected 35 #define CTL_GET_TMP 0x11 /* 39 * returns 0x11 in byte 0 if no sensor is connected 41 #define CTL_GET_VOLT 0x12 /* 42 * send: byte 1 is rail number: 0 = 12v, 1 = 5v, 2 = 3.3v 44 * returns error 0x10 if request is invalid [all …]
|
/Linux-v6.1/drivers/net/dsa/microchip/ |
D | ksz9477_reg.h | 11 #define KS_PRIO_M 0x7 14 /* 0 - Operation */ 15 #define REG_CHIP_ID0__1 0x0000 17 #define REG_CHIP_ID1__1 0x0001 19 #define FAMILY_ID 0x95 20 #define FAMILY_ID_94 0x94 21 #define FAMILY_ID_95 0x95 22 #define FAMILY_ID_85 0x85 23 #define FAMILY_ID_98 0x98 24 #define FAMILY_ID_88 0x88 [all …]
|
/Linux-v6.1/drivers/net/ethernet/samsung/sxgbe/ |
D | sxgbe_reg.h | 13 #define SXGBE_CORE_TX_CONFIG_REG 0x0000 14 #define SXGBE_CORE_RX_CONFIG_REG 0x0004 15 #define SXGBE_CORE_PKT_FILTER_REG 0x0008 16 #define SXGBE_CORE_WATCHDOG_TIMEOUT_REG 0x000C 17 #define SXGBE_CORE_HASH_TABLE_REG0 0x0010 18 #define SXGBE_CORE_HASH_TABLE_REG1 0x0014 19 #define SXGBE_CORE_HASH_TABLE_REG2 0x0018 20 #define SXGBE_CORE_HASH_TABLE_REG3 0x001C 21 #define SXGBE_CORE_HASH_TABLE_REG4 0x0020 22 #define SXGBE_CORE_HASH_TABLE_REG5 0x0024 [all …]
|
/Linux-v6.1/drivers/media/i2c/ccs/ |
D | smiapp-reg-defs.h | 16 #define SMIAPP_REG_U16_MODEL_ID (0x0000 | CCS_FL_16BIT) 17 #define SMIAPP_REG_U8_REVISION_NUMBER_MAJOR 0x0002 18 #define SMIAPP_REG_U8_MANUFACTURER_ID 0x0003 19 #define SMIAPP_REG_U8_SMIA_VERSION 0x0004 20 #define SMIAPP_REG_U8_FRAME_COUNT 0x0005 21 #define SMIAPP_REG_U8_PIXEL_ORDER 0x0006 22 #define SMIAPP_REG_U16_DATA_PEDESTAL (0x0008 | CCS_FL_16BIT) 23 #define SMIAPP_REG_U8_PIXEL_DEPTH 0x000c 24 #define SMIAPP_REG_U8_REVISION_NUMBER_MINOR 0x0010 25 #define SMIAPP_REG_U8_SMIAPP_VERSION 0x0011 [all …]
|
/Linux-v6.1/drivers/gpu/drm/msm/adreno/ |
D | a6xx_gpu_state.h | 13 0x8000, 0x8006, 0x8010, 0x8092, 0x8094, 0x809d, 0x80a0, 0x80a6, 14 0x80af, 0x80f1, 0x8100, 0x8107, 0x8109, 0x8109, 0x8110, 0x8110, 15 0x8400, 0x840b, 19 0x8800, 0x8806, 0x8809, 0x8811, 0x8818, 0x881e, 0x8820, 0x8865, 20 0x8870, 0x8879, 0x8880, 0x8889, 0x8890, 0x8891, 0x8898, 0x8898, 21 0x88c0, 0x88c1, 0x88d0, 0x88e3, 0x8900, 0x890c, 0x890f, 0x891a, 22 0x8c00, 0x8c01, 0x8c08, 0x8c10, 0x8c17, 0x8c1f, 0x8c26, 0x8c33, 26 0x88f0, 0x88f3, 0x890d, 0x890e, 0x8927, 0x8928, 0x8bf0, 0x8bf1, 27 0x8c02, 0x8c07, 0x8c11, 0x8c16, 0x8c20, 0x8c25, 31 0x9200, 0x9216, 0x9218, 0x9236, 0x9300, 0x9306, [all …]
|
/Linux-v6.1/drivers/gpu/drm/exynos/ |
D | regs-hdmi.h | 20 #define HDMI_CTRL_BASE(x) ((x) + 0x00000000) 21 #define HDMI_CORE_BASE(x) ((x) + 0x00010000) 22 #define HDMI_I2S_BASE(x) ((x) + 0x00040000) 23 #define HDMI_TG_BASE(x) ((x) + 0x00050000) 26 #define HDMI_INTC_CON HDMI_CTRL_BASE(0x0000) 27 #define HDMI_INTC_FLAG HDMI_CTRL_BASE(0x0004) 28 #define HDMI_HPD_STATUS HDMI_CTRL_BASE(0x000C) 29 #define HDMI_V13_PHY_RSTOUT HDMI_CTRL_BASE(0x0014) 30 #define HDMI_V13_PHY_VPLL HDMI_CTRL_BASE(0x0018) 31 #define HDMI_V13_PHY_CMU HDMI_CTRL_BASE(0x001C) [all …]
|
/Linux-v6.1/drivers/usb/mtu3/ |
D | mtu3_hw_regs.h | 14 #define SSUSB_DEV_BASE 0x0000 15 #define SSUSB_EPCTL_CSR_BASE 0x0800 16 #define SSUSB_USB3_MAC_CSR_BASE 0x1400 17 #define SSUSB_USB3_SYS_CSR_BASE 0x1400 18 #define SSUSB_USB2_CSR_BASE 0x2400 21 #define SSUSB_SIFSLV_IPPC_BASE 0x0000 25 #define U3D_LV1ISR (SSUSB_DEV_BASE + 0x0000) 26 #define U3D_LV1IER (SSUSB_DEV_BASE + 0x0004) 27 #define U3D_LV1IESR (SSUSB_DEV_BASE + 0x0008) 28 #define U3D_LV1IECR (SSUSB_DEV_BASE + 0x000C) [all …]
|
/Linux-v6.1/sound/isa/sb/ |
D | emu8000.c | 99 unsigned right_bit = (mode & EMU8000_RAM_RIGHT) ? 0x01000000 : 0; in snd_emu8000_dma_chan() 102 EMU8000_CCCA_WRITE(emu, ch, 0); in snd_emu8000_dma_chan() 103 EMU8000_DCYSUSV_WRITE(emu, ch, 0x807F); in snd_emu8000_dma_chan() 106 EMU8000_DCYSUSV_WRITE(emu, ch, 0x80); in snd_emu8000_dma_chan() 107 EMU8000_VTFT_WRITE(emu, ch, 0); in snd_emu8000_dma_chan() 108 EMU8000_CVCF_WRITE(emu, ch, 0); in snd_emu8000_dma_chan() 109 EMU8000_PTRX_WRITE(emu, ch, 0x40000000); in snd_emu8000_dma_chan() 110 EMU8000_CPF_WRITE(emu, ch, 0x40000000); in snd_emu8000_dma_chan() 111 EMU8000_PSST_WRITE(emu, ch, 0); in snd_emu8000_dma_chan() 112 EMU8000_CSL_WRITE(emu, ch, 0); in snd_emu8000_dma_chan() [all …]
|