Searched +full:0 +full:x01500000 (Results 1 – 14 of 14) sorted by relevance
/Linux-v6.1/Documentation/devicetree/bindings/interconnect/ |
D | qcom,sm6350-rpmh.yaml | 66 reg = <0x01500000 0x28000>; 73 reg = <0x01620000 0x17080>;
|
/Linux-v6.1/arch/arm/mach-s3c/ |
D | vr1000.h | 14 #define VR1000_CPLD_CTRL2_RAMWEN (0x04) /* SRAM Write Enable */ 28 #define VR1000_IOADDR(x) (S3C2410_ADDR((x) + 0x01300000)) 32 #define VR1000_VA_CTRL1 VR1000_IOADDR(0x00000000) /* 0x01300000 */ 33 #define VR1000_PA_CTRL1 (S3C2410_CS5 | 0x7800000) 35 #define VR1000_VA_CTRL2 VR1000_IOADDR(0x00100000) /* 0x01400000 */ 36 #define VR1000_PA_CTRL2 (S3C2410_CS1 | 0x6000000) 38 #define VR1000_VA_CTRL3 VR1000_IOADDR(0x00200000) /* 0x01500000 */ 39 #define VR1000_PA_CTRL3 (S3C2410_CS1 | 0x6800000) 41 #define VR1000_VA_CTRL4 VR1000_IOADDR(0x00300000) /* 0x01600000 */ 42 #define VR1000_PA_CTRL4 (S3C2410_CS1 | 0x7000000) [all …]
|
/Linux-v6.1/arch/mips/include/asm/sn/sn0/ |
D | addrs.h | 57 #define NASID_BITMASK (0x1ffLL) 62 #define BDDIR_UPPER_MASK (UINT64_CAST 0x7ffff << 10) 63 #define BDECC_UPPER_MASK (UINT64_CAST 0x3ffffff << 3) 70 #define NASID_BITMASK (0xffLL) 76 #define BDDIR_UPPER_MASK (UINT64_CAST 0xfffff << 10) 77 #define BDECC_UPPER_MASK (UINT64_CAST 0x7ffffff << 3) 90 ((widget == 0) ? NODE_BWIN_BASE((nasid), SWIN0_BIGWIN) \ 106 #define BWIN_WIDGET_MASK 0x7 150 #define MISC_PROM_BASE PHYS_TO_K0(0x01300000) 151 #define MISC_PROM_SIZE 0x200000 [all …]
|
/Linux-v6.1/arch/arm/net/ |
D | bpf_jit_32.h | 12 #define ARM_R0 0 29 #define ARM_COND_EQ 0x0 /* == */ 30 #define ARM_COND_NE 0x1 /* != */ 31 #define ARM_COND_CS 0x2 /* unsigned >= */ 33 #define ARM_COND_CC 0x3 /* unsigned < */ 35 #define ARM_COND_MI 0x4 /* < 0 */ 36 #define ARM_COND_PL 0x5 /* >= 0 */ 37 #define ARM_COND_VS 0x6 /* Signed Overflow */ 38 #define ARM_COND_VC 0x7 /* No Signed Overflow */ 39 #define ARM_COND_HI 0x8 /* unsigned > */ [all …]
|
/Linux-v6.1/drivers/media/platform/nvidia/tegra-vde/ |
D | h264.c | 19 #define FLAG_B_FRAME 0x1 20 #define FLAG_REFERENCE 0x2 57 return readl_relaxed_poll_timeout(vde->mbe + 0x8C, tmp, in tegra_vde_wait_mbe() 58 tmp >= 0x10, 1, 100); in tegra_vde_wait_mbe() 65 u32 value, frame_idx_enb_mask = 0; in tegra_vde_setup_mbe_frame_idx() 70 tegra_vde_writel(vde, 0xD0000000 | (0 << 23), vde->mbe, 0x80); in tegra_vde_setup_mbe_frame_idx() 71 tegra_vde_writel(vde, 0xD0200000 | (0 << 23), vde->mbe, 0x80); in tegra_vde_setup_mbe_frame_idx() 78 return 0; in tegra_vde_setup_mbe_frame_idx() 80 for (idx = 0, frame_idx = 1; idx < refs_nb; idx++, frame_idx++) { in tegra_vde_setup_mbe_frame_idx() 81 tegra_vde_writel(vde, 0xD0000000 | (frame_idx << 23), in tegra_vde_setup_mbe_frame_idx() [all …]
|
/Linux-v6.1/arch/arm64/boot/dts/qcom/ |
D | sm6350.dtsi | 25 #clock-cells = <0>; 33 #clock-cells = <0>; 39 #size-cells = <0>; 41 CPU0: cpu@0 { 44 reg = <0x0 0x0>; 49 qcom,freq-domain = <&cpufreq_hw 0>; 63 reg = <0x0 0x100>; 68 qcom,freq-domain = <&cpufreq_hw 0>; 79 reg = <0x0 0x200>; 84 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sdm630.dtsi | 33 #clock-cells = <0>; 40 #clock-cells = <0>; 48 #size-cells = <0>; 53 reg = <0x0 0x100>; 72 reg = <0x0 0x101>; 87 reg = <0x0 0x102>; 102 reg = <0x0 0x103>; 114 CPU4: cpu@0 { 117 reg = <0x0 0x0>; 136 reg = <0x0 0x1>; [all …]
|
D | sm8350.dtsi | 30 #clock-cells = <0>; 38 #clock-cells = <0>; 41 ufs_phy_rx_symbol_0_clk: ufs-phy-rx-symbol-0 { 44 #clock-cells = <0>; 50 #clock-cells = <0>; 53 ufs_phy_tx_symbol_0_clk: ufs-phy-tx-symbol-0 { 56 #clock-cells = <0>; 62 #size-cells = <0>; 64 CPU0: cpu@0 { 67 reg = <0x0 0x0>; [all …]
|
D | sm8450.dtsi | 29 #clock-cells = <0>; 35 #clock-cells = <0>; 42 #size-cells = <0>; 44 CPU0: cpu@0 { 47 reg = <0x0 0x0>; 52 qcom,freq-domain = <&cpufreq_hw 0>; 66 reg = <0x0 0x100>; 71 qcom,freq-domain = <&cpufreq_hw 0>; 82 reg = <0x0 0x200>; 87 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sc7180.dtsi | 61 #clock-cells = <0>; 67 #clock-cells = <0>; 77 reg = <0x0 0x80000000 0x0 0x600000>; 82 reg = <0x0 0x80600000 0x0 0x200000>; 87 reg = <0x0 0x80800000 0x0 0x20000>; 92 reg = <0x0 0x80820000 0x0 0x20000>; 98 reg = <0x0 0x808ff000 0x0 0x1000>; 103 reg = <0x0 0x80900000 0x0 0x200000>; 108 reg = <0x0 0x80b00000 0x0 0x3900000>; 113 reg = <0 0x8b700000 0 0x10000>; [all …]
|
D | sm8150.dtsi | 29 #clock-cells = <0>; 36 #clock-cells = <0>; 44 #size-cells = <0>; 46 CPU0: cpu@0 { 49 reg = <0x0 0x0>; 54 qcom,freq-domain = <&cpufreq_hw 0>; 73 reg = <0x0 0x100>; 78 qcom,freq-domain = <&cpufreq_hw 0>; 95 reg = <0x0 0x200>; 100 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sdm845.dtsi | 75 reg = <0 0x80000000 0 0>; 84 reg = <0 0x85700000 0 0x600000>; 89 reg = <0 0x85e00000 0 0x100000>; 94 reg = <0 0x85fc0000 0 0x20000>; 100 reg = <0x0 0x85fe0000 0 0x20000>; 106 reg = <0x0 0x86000000 0 0x200000>; 112 reg = <0 0x86200000 0 0x2d00000>; 118 reg = <0 0x88f00000 0 0x200000>; 126 reg = <0 0x8ab00000 0 0x1400000>; 131 reg = <0 0x8bf00000 0 0x500000>; [all …]
|
D | sc7280.dtsi | 77 #clock-cells = <0>; 83 #clock-cells = <0>; 94 reg = <0x0 0x004cd000 0x0 0x1000>; 98 reg = <0x0 0x80000000 0x0 0x600000>; 103 reg = <0x0 0x80600000 0x0 0x200000>; 108 reg = <0x0 0x80800000 0x0 0x60000>; 113 reg = <0x0 0x80860000 0x0 0x20000>; 119 reg = <0x0 0x80884000 0x0 0x10000>; 124 reg = <0x0 0x808ff000 0x0 0x1000>; 129 reg = <0x0 0x80900000 0x0 0x200000>; [all …]
|
D | sm8250.dtsi | 80 #clock-cells = <0>; 88 #clock-cells = <0>; 94 #size-cells = <0>; 96 CPU0: cpu@0 { 99 reg = <0x0 0x0>; 106 qcom,freq-domain = <&cpufreq_hw 0>; 123 reg = <0x0 0x100>; 130 qcom,freq-domain = <&cpufreq_hw 0>; 144 reg = <0x0 0x200>; 151 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|