/Linux-v5.15/include/linux/ssb/ |
D | ssb_driver_extif.h | 24 #define SSB_EXTIF_PCMCIA_IOBASE(x) ((x) + 0x100000) 25 #define SSB_EXTIF_PCMCIA_CFGBASE(x) ((x) + 0x200000) 26 #define SSB_EXTIF_CFGIF_BASE(x) ((x) + 0x800000) 27 #define SSB_EXTIF_FLASH_BASE(x) ((x) + 0xc00000) 47 #define SSB_EXTIF_CTL 0x0000 48 #define SSB_EXTIF_CTL_UARTEN (1 << 0) /* UART enable */ 49 #define SSB_EXTIF_EXTSTAT 0x0004 50 #define SSB_EXTIF_EXTSTAT_EMODE (1 << 0) /* Endian mode (ro) */ 53 #define SSB_EXTIF_PCMCIA_CFG 0x0010 54 #define SSB_EXTIF_PCMCIA_MEMWAIT 0x0014 [all …]
|
/Linux-v5.15/arch/arm/boot/dts/ |
D | armada-xp-crs305-1g-4s-bit.dts | 18 spi-flash@0 { 22 reg = <0>; /* Chip select 0 */ 27 reg = <0x00000000 0x001f0000>; 31 reg = <0x001f0000 0x00010000>; 35 reg = <0x00200000 0x03f00000>; 39 reg = <0x04100000 0x03f00000>;
|
D | armada-xp-crs326-24g-2s-bit.dts | 18 spi-flash@0 { 22 reg = <0>; /* Chip select 0 */ 27 reg = <0x00000000 0x001f0000>; 31 reg = <0x001f0000 0x00010000>; 35 reg = <0x00200000 0x03f00000>; 39 reg = <0x04100000 0x03f00000>;
|
D | armada-xp-crs328-4c-20s-4s-bit.dts | 18 spi-flash@0 { 22 reg = <0>; /* Chip select 0 */ 27 reg = <0x00000000 0x001f0000>; 31 reg = <0x001f0000 0x00010000>; 35 reg = <0x00200000 0x03f00000>; 39 reg = <0x04100000 0x03f00000>;
|
D | tegra124-nyan-blaze-emc.dtsi | 78 nvidia,emc-auto-cal-config = <0xa1430000>; 79 nvidia,emc-auto-cal-config2 = <0x00000000>; 80 nvidia,emc-auto-cal-config3 = <0x00000000>; 81 nvidia,emc-auto-cal-interval = <0x001fffff>; 82 nvidia,emc-bgbias-ctl0 = <0x00000008>; 83 nvidia,emc-cfg = <0x73240000>; 84 nvidia,emc-cfg-2 = <0x000008c5>; 85 nvidia,emc-ctt-term-ctrl = <0x00000802>; 86 nvidia,emc-mode-1 = <0x80100003>; 87 nvidia,emc-mode-2 = <0x80200008>; [all …]
|
D | tegra124-jetson-tk1-emc.dtsi | 89 nvidia,emc-auto-cal-config = <0xa1430000>; 90 nvidia,emc-auto-cal-config2 = <0x00000000>; 91 nvidia,emc-auto-cal-config3 = <0x00000000>; 92 nvidia,emc-auto-cal-interval = <0x001fffff>; 93 nvidia,emc-bgbias-ctl0 = <0x00000008>; 94 nvidia,emc-cfg = <0x73240000>; 95 nvidia,emc-cfg-2 = <0x000008c5>; 96 nvidia,emc-ctt-term-ctrl = <0x00000802>; 97 nvidia,emc-mode-1 = <0x80100003>; 98 nvidia,emc-mode-2 = <0x80200008>; [all …]
|
D | tegra124-apalis-emc.dtsi | 94 nvidia,emc-auto-cal-config = <0xa1430000>; 95 nvidia,emc-auto-cal-config2 = <0x00000000>; 96 nvidia,emc-auto-cal-config3 = <0x00000000>; 97 nvidia,emc-auto-cal-interval = <0x001fffff>; 98 nvidia,emc-bgbias-ctl0 = <0x00000008>; 99 nvidia,emc-cfg = <0x73240000>; 100 nvidia,emc-cfg-2 = <0x000008c5>; 101 nvidia,emc-ctt-term-ctrl = <0x00000802>; 102 nvidia,emc-mode-1 = <0x80100003>; 103 nvidia,emc-mode-2 = <0x80200008>; [all …]
|
D | armada-xp-crs305-1g-4s.dtsi | 11 * internal registers to 0xf1000000 (instead of the default 12 * 0xd0000000). The 0xf1000000 is the default used by the recent, 15 * left internal registers mapped at 0xd0000000. If you are in this 33 reg = <0 0x00000000 0 0x20000000>; /* 512 MB */ 50 devbus,badr-skew-ps = <0>; 53 devbus,rd-setup-ps = <0>; 54 devbus,rd-hold-ps = <0>; 57 devbus,sync-enable = <0>; 83 spi-flash@0 { 87 reg = <0>; /* Chip select 0 */ [all …]
|
D | armada-xp-crs328-4c-20s-4s.dtsi | 11 * internal registers to 0xf1000000 (instead of the default 12 * 0xd0000000). The 0xf1000000 is the default used by the recent, 15 * left internal registers mapped at 0xd0000000. If you are in this 33 reg = <0 0x00000000 0 0x20000000>; /* 512 MB */ 50 devbus,badr-skew-ps = <0>; 53 devbus,rd-setup-ps = <0>; 54 devbus,rd-hold-ps = <0>; 57 devbus,sync-enable = <0>; 83 spi-flash@0 { 87 reg = <0>; /* Chip select 0 */ [all …]
|
D | armada-xp-crs326-24g-2s.dtsi | 11 * internal registers to 0xf1000000 (instead of the default 12 * 0xd0000000). The 0xf1000000 is the default used by the recent, 15 * left internal registers mapped at 0xd0000000. If you are in this 33 reg = <0 0x00000000 0 0x20000000>; /* 512 MB */ 50 devbus,badr-skew-ps = <0>; 53 devbus,rd-setup-ps = <0>; 54 devbus,rd-hold-ps = <0>; 57 devbus,sync-enable = <0>; 83 spi-flash@0 { 87 reg = <0>; /* Chip select 0 */ [all …]
|
D | tegra30-asus-nexus7-grouper-memory-timings.dtsi | 5 emc-timings-0 { 6 nvidia,ram-code = <0>; /* Elpida EDJ2108EDBG-DJL-F */ 12 0x00020001 /* MC_EMEM_ARB_CFG */ 13 0xc0000020 /* MC_EMEM_ARB_OUTSTANDING_REQ */ 14 0x00000001 /* MC_EMEM_ARB_TIMING_RCD */ 15 0x00000001 /* MC_EMEM_ARB_TIMING_RP */ 16 0x00000002 /* MC_EMEM_ARB_TIMING_RC */ 17 0x00000000 /* MC_EMEM_ARB_TIMING_RAS */ 18 0x00000001 /* MC_EMEM_ARB_TIMING_FAW */ 19 0x00000001 /* MC_EMEM_ARB_TIMING_RRD */ [all …]
|
D | tegra124-nyan-big-emc.dtsi | 229 nvidia,emc-auto-cal-config = <0xa1430000>; 230 nvidia,emc-auto-cal-config2 = <0x00000000>; 231 nvidia,emc-auto-cal-config3 = <0x00000000>; 232 nvidia,emc-auto-cal-interval = <0x001fffff>; 233 nvidia,emc-bgbias-ctl0 = <0x00000008>; 234 nvidia,emc-cfg = <0x73240000>; 235 nvidia,emc-cfg-2 = <0x000008c5>; 236 nvidia,emc-ctt-term-ctrl = <0x00000802>; 237 nvidia,emc-mode-1 = <0x80100003>; 238 nvidia,emc-mode-2 = <0x80200008>; [all …]
|
D | tegra30-ouya.dts | 30 reg = <0x80000000 0x40000000>; 40 alloc-ranges = <0x80000000 0x30000000>; 41 size = <0x10000000>; /* 256MiB */ 48 reg = <0xbfdf0000 0x10000>; /* 64kB */ 49 console-size = <0x8000>; /* 32kB */ 50 record-size = <0x400>; /* 1kB */ 55 reg = <0xbfe00000 0x200000>; 72 gpio-ranges = <&pinmux 0 0 248>; 78 pinctrl-0 = <&state_default>; 88 nvidia,adjust-baud-rates = <0 9600 100>, [all …]
|
/Linux-v5.15/arch/mips/include/asm/ |
D | inst.h | 25 #define I_JTARGET_SFT 0 26 #define MIPSInst_JTARGET(x) (MIPSInst(x) & 0x03ffffff) 29 #define MIPSInst_RS(x) ((MIPSInst(x) & 0x03e00000) >> I_RS_SFT) 32 #define MIPSInst_RT(x) ((MIPSInst(x) & 0x001f0000) >> I_RT_SFT) 34 #define I_IMM_SFT 0 35 #define MIPSInst_SIMM(x) ((int)((short)(MIPSInst(x) & 0xffff))) 36 #define MIPSInst_UIMM(x) (MIPSInst(x) & 0xffff) 39 #define MIPSInst_CACHEOP(x) ((MIPSInst(x) & 0x001c0000) >> I_CACHEOP_SFT) 42 #define MIPSInst_CACHESEL(x) ((MIPSInst(x) & 0x00030000) >> I_CACHESEL_SFT) 45 #define MIPSInst_RD(x) ((MIPSInst(x) & 0x0000f800) >> I_RD_SFT) [all …]
|
/Linux-v5.15/arch/microblaze/include/asm/ |
D | pvr.h | 13 #define PVR_MSR_BIT 0x400 22 #define PVR0_PVR_FULL_MASK 0x80000000 23 #define PVR0_USE_BARREL_MASK 0x40000000 24 #define PVR0_USE_DIV_MASK 0x20000000 25 #define PVR0_USE_HW_MUL_MASK 0x10000000 26 #define PVR0_USE_FPU_MASK 0x08000000 27 #define PVR0_USE_EXC_MASK 0x04000000 28 #define PVR0_USE_ICACHE_MASK 0x02000000 29 #define PVR0_USE_DCACHE_MASK 0x01000000 30 #define PVR0_USE_MMU 0x00800000 [all …]
|
/Linux-v5.15/include/linux/bcma/ |
D | bcma_driver_gmac_cmn.h | 7 #define BCMA_GMAC_CMN_STAG0 0x000 8 #define BCMA_GMAC_CMN_STAG1 0x004 9 #define BCMA_GMAC_CMN_STAG2 0x008 10 #define BCMA_GMAC_CMN_STAG3 0x00C 11 #define BCMA_GMAC_CMN_PARSER_CTL 0x020 12 #define BCMA_GMAC_CMN_MIB_MAX_LEN 0x024 13 #define BCMA_GMAC_CMN_PHY_ACCESS 0x100 14 #define BCMA_GMAC_CMN_PA_DATA_MASK 0x0000ffff 15 #define BCMA_GMAC_CMN_PA_ADDR_MASK 0x001f0000 17 #define BCMA_GMAC_CMN_PA_REG_MASK 0x1f000000 [all …]
|
/Linux-v5.15/drivers/gpu/drm/nouveau/nvkm/subdev/therm/ |
D | gt215.c | 32 u32 tach = nvkm_rd32(device, 0x00e728) & 0x0000ffff; in gt215_therm_fan_sense() 33 u32 ctrl = nvkm_rd32(device, 0x00e720); in gt215_therm_fan_sense() 34 if (ctrl & 0x00000001) in gt215_therm_fan_sense() 48 nvkm_mask(device, 0x00e720, 0x00000003, 0x00000002); in gt215_therm_init() 50 nvkm_wr32(device, 0x00e724, device->crystal * 1000); in gt215_therm_init() 51 nvkm_mask(device, 0x00e720, 0x001f0000, tach->line << 16); in gt215_therm_init() 52 nvkm_mask(device, 0x00e720, 0x00000001, 0x00000001); in gt215_therm_init() 54 nvkm_mask(device, 0x00e720, 0x00000002, 0x00000000); in gt215_therm_init()
|
/Linux-v5.15/sound/soc/mxs/ |
D | mxs-saif.h | 10 #define SAIF_CTRL 0x0 11 #define SAIF_STAT 0x10 12 #define SAIF_DATA 0x20 13 #define SAIF_VERSION 0X30 16 #define BM_SAIF_CTRL_SFTRST 0x80000000 17 #define BM_SAIF_CTRL_CLKGATE 0x40000000 19 #define BM_SAIF_CTRL_BITCLK_MULT_RATE 0x38000000 22 #define BM_SAIF_CTRL_BITCLK_BASE_RATE 0x04000000 23 #define BM_SAIF_CTRL_FIFO_ERROR_IRQ_EN 0x02000000 24 #define BM_SAIF_CTRL_FIFO_SERVICE_IRQ_EN 0x01000000 [all …]
|
/Linux-v5.15/drivers/gpu/drm/nouveau/nvkm/engine/fifo/ |
D | regsnv04.h | 5 #define NV04_PFIFO_DELAY_0 0x00002040 6 #define NV04_PFIFO_DMA_TIMESLICE 0x00002044 7 #define NV04_PFIFO_NEXT_CHANNEL 0x00002050 8 #define NV03_PFIFO_INTR_0 0x00002100 9 #define NV03_PFIFO_INTR_EN_0 0x00002140 10 # define NV_PFIFO_INTR_CACHE_ERROR (1<<0) 17 #define NV03_PFIFO_RAMHT 0x00002210 18 #define NV03_PFIFO_RAMFC 0x00002214 19 #define NV03_PFIFO_RAMRO 0x00002218 20 #define NV40_PFIFO_RAMFC 0x00002220 [all …]
|
/Linux-v5.15/arch/arm/nwfpe/ |
D | fpsr.h | 32 #define MASK_SYSID 0xff000000 33 #define BIT_HARDWARE 0x80000000 34 #define FP_EMULATOR 0x01000000 /* System ID for emulator */ 35 #define FP_ACCELERATOR 0x81000000 /* System ID for FPA11 */ 40 #define MASK_TRAP_ENABLE 0x00ff0000 41 #define MASK_TRAP_ENABLE_STRICT 0x001f0000 42 #define BIT_IXE 0x00100000 /* inexact exception enable */ 43 #define BIT_UFE 0x00080000 /* underflow exception enable */ 44 #define BIT_OFE 0x00040000 /* overflow exception enable */ 45 #define BIT_DZE 0x00020000 /* divide by zero exception enable */ [all …]
|
/Linux-v5.15/Documentation/devicetree/bindings/memory-controllers/ |
D | nvidia,tegra124-mc.yaml | 47 "^emc-timings-[0-9]+$": 56 "^timing-[0-9]+$": 118 reg = <0x70019000 0x1000>; 122 interrupts = <0 77 4>; 135 0x40040001 /* MC_EMEM_ARB_CFG */ 136 0x8000000a /* MC_EMEM_ARB_OUTSTANDING_REQ */ 137 0x00000001 /* MC_EMEM_ARB_TIMING_RCD */ 138 0x00000001 /* MC_EMEM_ARB_TIMING_RP */ 139 0x00000002 /* MC_EMEM_ARB_TIMING_RC */ 140 0x00000000 /* MC_EMEM_ARB_TIMING_RAS */ [all …]
|
D | nvidia,tegra30-mc.yaml | 64 "^emc-timings-[0-9]+$": 73 "^timing-[0-9]+$": 134 reg = <0x7000f000 0x400>; 138 interrupts = <0 77 4>; 151 0x0000000a /* MC_EMEM_ARB_CFG */ 152 0xc0000079 /* MC_EMEM_ARB_OUTSTANDING_REQ */ 153 0x00000003 /* MC_EMEM_ARB_TIMING_RCD */ 154 0x00000004 /* MC_EMEM_ARB_TIMING_RP */ 155 0x00000010 /* MC_EMEM_ARB_TIMING_RC */ 156 0x0000000b /* MC_EMEM_ARB_TIMING_RAS */ [all …]
|
/Linux-v5.15/arch/alpha/lib/ |
D | stacktrace.c | 6 #define MAJOR_OP 0xfc000000 7 #define LDA_OP 0x20000000 8 #define STQ_OP 0xb4000000 9 #define BR_OP 0xc0000000 11 #define STK_ALLOC_1 0x23de8000 /* lda $30,-X($30) */ 12 #define STK_ALLOC_1M 0xffff8000 13 #define STK_ALLOC_2 0x43c0153e /* subq $30,X,$30 */ 14 #define STK_ALLOC_2M 0xffe01fff 16 #define MEM_REG 0x03e00000 17 #define MEM_BASE 0x001f0000 [all …]
|
/Linux-v5.15/drivers/rtc/ |
D | rtc-ep93xx.c | 15 #define EP93XX_RTC_DATA 0x000 16 #define EP93XX_RTC_MATCH 0x004 17 #define EP93XX_RTC_STATUS 0x008 18 #define EP93XX_RTC_STATUS_INTR BIT(0) 19 #define EP93XX_RTC_LOAD 0x00C 20 #define EP93XX_RTC_CONTROL 0x010 21 #define EP93XX_RTC_CONTROL_MIE BIT(0) 22 #define EP93XX_RTC_SWCOMP 0x108 23 #define EP93XX_RTC_SWCOMP_DEL_MASK 0x001f0000 25 #define EP93XX_RTC_SWCOMP_INT_MASK 0x0000ffff [all …]
|
/Linux-v5.15/arch/arm64/boot/dts/marvell/ |
D | armada-8040-puzzle-m801.dts | 31 memory@0 { 33 reg = <0x0 0x0 0x0 0x80000000>; 51 pinctrl-0 = <&cp0_xhci_vbus_pins>; 83 tx-fault-gpio = <&sfpplus_gpio 0 GPIO_ACTIVE_HIGH>; 90 pinctrl-0 = <&cp0_sfpplus_led_pins &cp1_sfpplus_led_pins>; 93 led-0 { 96 function-enumerator = <0>; 182 reg = <0x32>; 188 spi-flash@0 { 189 #address-cells = <0x1>; [all …]
|