Home
last modified time | relevance | path

Searched defs:csr_base_addr (Results 1 – 4 of 4) sorted by relevance

/Linux-v5.15/drivers/crypto/qat/qat_common/
Dadf_gen4_hw_data.c11 static u32 read_csr_ring_head(void __iomem *csr_base_addr, u32 bank, u32 ring) in read_csr_ring_head()
16 static void write_csr_ring_head(void __iomem *csr_base_addr, u32 bank, u32 ring, in write_csr_ring_head()
22 static u32 read_csr_ring_tail(void __iomem *csr_base_addr, u32 bank, u32 ring) in read_csr_ring_tail()
27 static void write_csr_ring_tail(void __iomem *csr_base_addr, u32 bank, u32 ring, in write_csr_ring_tail()
33 static u32 read_csr_e_stat(void __iomem *csr_base_addr, u32 bank) in read_csr_e_stat()
38 static void write_csr_ring_config(void __iomem *csr_base_addr, u32 bank, u32 ring, in write_csr_ring_config()
44 static void write_csr_ring_base(void __iomem *csr_base_addr, u32 bank, u32 ring, in write_csr_ring_base()
50 static void write_csr_int_flag(void __iomem *csr_base_addr, u32 bank, in write_csr_int_flag()
56 static void write_csr_int_srcsel(void __iomem *csr_base_addr, u32 bank) in write_csr_int_srcsel()
61 static void write_csr_int_col_en(void __iomem *csr_base_addr, u32 bank, u32 value) in write_csr_int_col_en()
[all …]
Dadf_gen4_hw_data.h27 #define READ_CSR_RING_HEAD(csr_base_addr, bank, ring) \ argument
31 #define READ_CSR_RING_TAIL(csr_base_addr, bank, ring) \ argument
35 #define READ_CSR_E_STAT(csr_base_addr, bank) \ argument
38 #define WRITE_CSR_RING_CONFIG(csr_base_addr, bank, ring, value) \ argument
42 #define WRITE_CSR_RING_BASE(csr_base_addr, bank, ring, value) \ argument
59 #define WRITE_CSR_RING_HEAD(csr_base_addr, bank, ring, value) \ argument
63 #define WRITE_CSR_RING_TAIL(csr_base_addr, bank, ring, value) \ argument
67 #define WRITE_CSR_INT_FLAG(csr_base_addr, bank, value) \ argument
71 #define WRITE_CSR_INT_SRCSEL(csr_base_addr, bank) \ argument
75 #define WRITE_CSR_INT_COL_EN(csr_base_addr, bank, value) \ argument
[all …]
Dadf_gen2_hw_data.c63 static u32 read_csr_ring_head(void __iomem *csr_base_addr, u32 bank, u32 ring) in read_csr_ring_head()
68 static void write_csr_ring_head(void __iomem *csr_base_addr, u32 bank, u32 ring, in write_csr_ring_head()
74 static u32 read_csr_ring_tail(void __iomem *csr_base_addr, u32 bank, u32 ring) in read_csr_ring_tail()
79 static void write_csr_ring_tail(void __iomem *csr_base_addr, u32 bank, u32 ring, in write_csr_ring_tail()
85 static u32 read_csr_e_stat(void __iomem *csr_base_addr, u32 bank) in read_csr_e_stat()
90 static void write_csr_ring_config(void __iomem *csr_base_addr, u32 bank, in write_csr_ring_config()
96 static void write_csr_ring_base(void __iomem *csr_base_addr, u32 bank, u32 ring, in write_csr_ring_base()
102 static void write_csr_int_flag(void __iomem *csr_base_addr, u32 bank, u32 value) in write_csr_int_flag()
107 static void write_csr_int_srcsel(void __iomem *csr_base_addr, u32 bank) in write_csr_int_srcsel()
112 static void write_csr_int_col_en(void __iomem *csr_base_addr, u32 bank, in write_csr_int_col_en()
[all …]
Dadf_gen2_hw_data.h28 #define READ_CSR_RING_HEAD(csr_base_addr, bank, ring) \ argument
31 #define READ_CSR_RING_TAIL(csr_base_addr, bank, ring) \ argument
34 #define READ_CSR_E_STAT(csr_base_addr, bank) \ argument
37 #define WRITE_CSR_RING_CONFIG(csr_base_addr, bank, ring, value) \ argument
40 #define WRITE_CSR_RING_BASE(csr_base_addr, bank, ring, value) \ argument
51 #define WRITE_CSR_RING_HEAD(csr_base_addr, bank, ring, value) \ argument
54 #define WRITE_CSR_RING_TAIL(csr_base_addr, bank, ring, value) \ argument
57 #define WRITE_CSR_INT_FLAG(csr_base_addr, bank, value) \ argument
60 #define WRITE_CSR_INT_SRCSEL(csr_base_addr, bank) \ argument
67 #define WRITE_CSR_INT_COL_EN(csr_base_addr, bank, value) \ argument
[all …]