1 /*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29 #include <linux/dma-fence-array.h>
30 #include <linux/interval_tree_generic.h>
31 #include <linux/idr.h>
32 #include <linux/dma-buf.h>
33
34 #include <drm/amdgpu_drm.h>
35 #include <drm/drm_drv.h>
36 #include <drm/ttm/ttm_tt.h>
37 #include <drm/drm_exec.h>
38 #include "amdgpu.h"
39 #include "amdgpu_trace.h"
40 #include "amdgpu_amdkfd.h"
41 #include "amdgpu_gmc.h"
42 #include "amdgpu_xgmi.h"
43 #include "amdgpu_dma_buf.h"
44 #include "amdgpu_res_cursor.h"
45 #include "kfd_svm.h"
46
47 /**
48 * DOC: GPUVM
49 *
50 * GPUVM is the MMU functionality provided on the GPU.
51 * GPUVM is similar to the legacy GART on older asics, however
52 * rather than there being a single global GART table
53 * for the entire GPU, there can be multiple GPUVM page tables active
54 * at any given time. The GPUVM page tables can contain a mix
55 * VRAM pages and system pages (both memory and MMIO) and system pages
56 * can be mapped as snooped (cached system pages) or unsnooped
57 * (uncached system pages).
58 *
59 * Each active GPUVM has an ID associated with it and there is a page table
60 * linked with each VMID. When executing a command buffer,
61 * the kernel tells the engine what VMID to use for that command
62 * buffer. VMIDs are allocated dynamically as commands are submitted.
63 * The userspace drivers maintain their own address space and the kernel
64 * sets up their pages tables accordingly when they submit their
65 * command buffers and a VMID is assigned.
66 * The hardware supports up to 16 active GPUVMs at any given time.
67 *
68 * Each GPUVM is represented by a 1-2 or 1-5 level page table, depending
69 * on the ASIC family. GPUVM supports RWX attributes on each page as well
70 * as other features such as encryption and caching attributes.
71 *
72 * VMID 0 is special. It is the GPUVM used for the kernel driver. In
73 * addition to an aperture managed by a page table, VMID 0 also has
74 * several other apertures. There is an aperture for direct access to VRAM
75 * and there is a legacy AGP aperture which just forwards accesses directly
76 * to the matching system physical addresses (or IOVAs when an IOMMU is
77 * present). These apertures provide direct access to these memories without
78 * incurring the overhead of a page table. VMID 0 is used by the kernel
79 * driver for tasks like memory management.
80 *
81 * GPU clients (i.e., engines on the GPU) use GPUVM VMIDs to access memory.
82 * For user applications, each application can have their own unique GPUVM
83 * address space. The application manages the address space and the kernel
84 * driver manages the GPUVM page tables for each process. If an GPU client
85 * accesses an invalid page, it will generate a GPU page fault, similar to
86 * accessing an invalid page on a CPU.
87 */
88
89 #define START(node) ((node)->start)
90 #define LAST(node) ((node)->last)
91
92 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
93 START, LAST, static, amdgpu_vm_it)
94
95 #undef START
96 #undef LAST
97
98 /**
99 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
100 */
101 struct amdgpu_prt_cb {
102
103 /**
104 * @adev: amdgpu device
105 */
106 struct amdgpu_device *adev;
107
108 /**
109 * @cb: callback
110 */
111 struct dma_fence_cb cb;
112 };
113
114 /**
115 * struct amdgpu_vm_tlb_seq_struct - Helper to increment the TLB flush sequence
116 */
117 struct amdgpu_vm_tlb_seq_struct {
118 /**
119 * @vm: pointer to the amdgpu_vm structure to set the fence sequence on
120 */
121 struct amdgpu_vm *vm;
122
123 /**
124 * @cb: callback
125 */
126 struct dma_fence_cb cb;
127 };
128
129 /**
130 * amdgpu_vm_set_pasid - manage pasid and vm ptr mapping
131 *
132 * @adev: amdgpu_device pointer
133 * @vm: amdgpu_vm pointer
134 * @pasid: the pasid the VM is using on this GPU
135 *
136 * Set the pasid this VM is using on this GPU, can also be used to remove the
137 * pasid by passing in zero.
138 *
139 */
amdgpu_vm_set_pasid(struct amdgpu_device * adev,struct amdgpu_vm * vm,u32 pasid)140 int amdgpu_vm_set_pasid(struct amdgpu_device *adev, struct amdgpu_vm *vm,
141 u32 pasid)
142 {
143 int r;
144
145 if (vm->pasid == pasid)
146 return 0;
147
148 if (vm->pasid) {
149 r = xa_err(xa_erase_irq(&adev->vm_manager.pasids, vm->pasid));
150 if (r < 0)
151 return r;
152
153 vm->pasid = 0;
154 }
155
156 if (pasid) {
157 r = xa_err(xa_store_irq(&adev->vm_manager.pasids, pasid, vm,
158 GFP_KERNEL));
159 if (r < 0)
160 return r;
161
162 vm->pasid = pasid;
163 }
164
165
166 return 0;
167 }
168
169 /**
170 * amdgpu_vm_bo_evicted - vm_bo is evicted
171 *
172 * @vm_bo: vm_bo which is evicted
173 *
174 * State for PDs/PTs and per VM BOs which are not at the location they should
175 * be.
176 */
amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base * vm_bo)177 static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
178 {
179 struct amdgpu_vm *vm = vm_bo->vm;
180 struct amdgpu_bo *bo = vm_bo->bo;
181
182 vm_bo->moved = true;
183 spin_lock(&vm_bo->vm->status_lock);
184 if (bo->tbo.type == ttm_bo_type_kernel)
185 list_move(&vm_bo->vm_status, &vm->evicted);
186 else
187 list_move_tail(&vm_bo->vm_status, &vm->evicted);
188 spin_unlock(&vm_bo->vm->status_lock);
189 }
190 /**
191 * amdgpu_vm_bo_moved - vm_bo is moved
192 *
193 * @vm_bo: vm_bo which is moved
194 *
195 * State for per VM BOs which are moved, but that change is not yet reflected
196 * in the page tables.
197 */
amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base * vm_bo)198 static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
199 {
200 spin_lock(&vm_bo->vm->status_lock);
201 list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
202 spin_unlock(&vm_bo->vm->status_lock);
203 }
204
205 /**
206 * amdgpu_vm_bo_idle - vm_bo is idle
207 *
208 * @vm_bo: vm_bo which is now idle
209 *
210 * State for PDs/PTs and per VM BOs which have gone through the state machine
211 * and are now idle.
212 */
amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base * vm_bo)213 static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
214 {
215 spin_lock(&vm_bo->vm->status_lock);
216 list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
217 spin_unlock(&vm_bo->vm->status_lock);
218 vm_bo->moved = false;
219 }
220
221 /**
222 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
223 *
224 * @vm_bo: vm_bo which is now invalidated
225 *
226 * State for normal BOs which are invalidated and that change not yet reflected
227 * in the PTs.
228 */
amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base * vm_bo)229 static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
230 {
231 spin_lock(&vm_bo->vm->status_lock);
232 list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
233 spin_unlock(&vm_bo->vm->status_lock);
234 }
235
236 /**
237 * amdgpu_vm_bo_relocated - vm_bo is reloacted
238 *
239 * @vm_bo: vm_bo which is relocated
240 *
241 * State for PDs/PTs which needs to update their parent PD.
242 * For the root PD, just move to idle state.
243 */
amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base * vm_bo)244 static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
245 {
246 if (vm_bo->bo->parent) {
247 spin_lock(&vm_bo->vm->status_lock);
248 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
249 spin_unlock(&vm_bo->vm->status_lock);
250 } else {
251 amdgpu_vm_bo_idle(vm_bo);
252 }
253 }
254
255 /**
256 * amdgpu_vm_bo_done - vm_bo is done
257 *
258 * @vm_bo: vm_bo which is now done
259 *
260 * State for normal BOs which are invalidated and that change has been updated
261 * in the PTs.
262 */
amdgpu_vm_bo_done(struct amdgpu_vm_bo_base * vm_bo)263 static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
264 {
265 spin_lock(&vm_bo->vm->status_lock);
266 list_move(&vm_bo->vm_status, &vm_bo->vm->done);
267 spin_unlock(&vm_bo->vm->status_lock);
268 }
269
270 /**
271 * amdgpu_vm_bo_reset_state_machine - reset the vm_bo state machine
272 * @vm: the VM which state machine to reset
273 *
274 * Move all vm_bo object in the VM into a state where they will be updated
275 * again during validation.
276 */
amdgpu_vm_bo_reset_state_machine(struct amdgpu_vm * vm)277 static void amdgpu_vm_bo_reset_state_machine(struct amdgpu_vm *vm)
278 {
279 struct amdgpu_vm_bo_base *vm_bo, *tmp;
280
281 spin_lock(&vm->status_lock);
282 list_splice_init(&vm->done, &vm->invalidated);
283 list_for_each_entry(vm_bo, &vm->invalidated, vm_status)
284 vm_bo->moved = true;
285 list_for_each_entry_safe(vm_bo, tmp, &vm->idle, vm_status) {
286 struct amdgpu_bo *bo = vm_bo->bo;
287
288 if (!bo || bo->tbo.type != ttm_bo_type_kernel)
289 list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
290 else if (bo->parent)
291 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
292 }
293 spin_unlock(&vm->status_lock);
294 }
295
296 /**
297 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
298 *
299 * @base: base structure for tracking BO usage in a VM
300 * @vm: vm to which bo is to be added
301 * @bo: amdgpu buffer object
302 *
303 * Initialize a bo_va_base structure and add it to the appropriate lists
304 *
305 */
amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base * base,struct amdgpu_vm * vm,struct amdgpu_bo * bo)306 void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
307 struct amdgpu_vm *vm, struct amdgpu_bo *bo)
308 {
309 base->vm = vm;
310 base->bo = bo;
311 base->next = NULL;
312 INIT_LIST_HEAD(&base->vm_status);
313
314 if (!bo)
315 return;
316 base->next = bo->vm_bo;
317 bo->vm_bo = base;
318
319 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv)
320 return;
321
322 dma_resv_assert_held(vm->root.bo->tbo.base.resv);
323
324 ttm_bo_set_bulk_move(&bo->tbo, &vm->lru_bulk_move);
325 if (bo->tbo.type == ttm_bo_type_kernel && bo->parent)
326 amdgpu_vm_bo_relocated(base);
327 else
328 amdgpu_vm_bo_idle(base);
329
330 if (bo->preferred_domains &
331 amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type))
332 return;
333
334 /*
335 * we checked all the prerequisites, but it looks like this per vm bo
336 * is currently evicted. add the bo to the evicted list to make sure it
337 * is validated on next vm use to avoid fault.
338 * */
339 amdgpu_vm_bo_evicted(base);
340 }
341
342 /**
343 * amdgpu_vm_lock_pd - lock PD in drm_exec
344 *
345 * @vm: vm providing the BOs
346 * @exec: drm execution context
347 * @num_fences: number of extra fences to reserve
348 *
349 * Lock the VM root PD in the DRM execution context.
350 */
amdgpu_vm_lock_pd(struct amdgpu_vm * vm,struct drm_exec * exec,unsigned int num_fences)351 int amdgpu_vm_lock_pd(struct amdgpu_vm *vm, struct drm_exec *exec,
352 unsigned int num_fences)
353 {
354 /* We need at least two fences for the VM PD/PT updates */
355 return drm_exec_prepare_obj(exec, &vm->root.bo->tbo.base,
356 2 + num_fences);
357 }
358
359 /**
360 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
361 *
362 * @adev: amdgpu device pointer
363 * @vm: vm providing the BOs
364 *
365 * Move all BOs to the end of LRU and remember their positions to put them
366 * together.
367 */
amdgpu_vm_move_to_lru_tail(struct amdgpu_device * adev,struct amdgpu_vm * vm)368 void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
369 struct amdgpu_vm *vm)
370 {
371 spin_lock(&adev->mman.bdev.lru_lock);
372 ttm_lru_bulk_move_tail(&vm->lru_bulk_move);
373 spin_unlock(&adev->mman.bdev.lru_lock);
374 }
375
376 /* Create scheduler entities for page table updates */
amdgpu_vm_init_entities(struct amdgpu_device * adev,struct amdgpu_vm * vm)377 static int amdgpu_vm_init_entities(struct amdgpu_device *adev,
378 struct amdgpu_vm *vm)
379 {
380 int r;
381
382 r = drm_sched_entity_init(&vm->immediate, DRM_SCHED_PRIORITY_NORMAL,
383 adev->vm_manager.vm_pte_scheds,
384 adev->vm_manager.vm_pte_num_scheds, NULL);
385 if (r)
386 goto error;
387
388 return drm_sched_entity_init(&vm->delayed, DRM_SCHED_PRIORITY_NORMAL,
389 adev->vm_manager.vm_pte_scheds,
390 adev->vm_manager.vm_pte_num_scheds, NULL);
391
392 error:
393 drm_sched_entity_destroy(&vm->immediate);
394 return r;
395 }
396
397 /* Destroy the entities for page table updates again */
amdgpu_vm_fini_entities(struct amdgpu_vm * vm)398 static void amdgpu_vm_fini_entities(struct amdgpu_vm *vm)
399 {
400 drm_sched_entity_destroy(&vm->immediate);
401 drm_sched_entity_destroy(&vm->delayed);
402 }
403
404 /**
405 * amdgpu_vm_generation - return the page table re-generation counter
406 * @adev: the amdgpu_device
407 * @vm: optional VM to check, might be NULL
408 *
409 * Returns a page table re-generation token to allow checking if submissions
410 * are still valid to use this VM. The VM parameter might be NULL in which case
411 * just the VRAM lost counter will be used.
412 */
amdgpu_vm_generation(struct amdgpu_device * adev,struct amdgpu_vm * vm)413 uint64_t amdgpu_vm_generation(struct amdgpu_device *adev, struct amdgpu_vm *vm)
414 {
415 uint64_t result = (u64)atomic_read(&adev->vram_lost_counter) << 32;
416
417 if (!vm)
418 return result;
419
420 result += vm->generation;
421 /* Add one if the page tables will be re-generated on next CS */
422 if (drm_sched_entity_error(&vm->delayed))
423 ++result;
424
425 return result;
426 }
427
428 /**
429 * amdgpu_vm_validate_pt_bos - validate the page table BOs
430 *
431 * @adev: amdgpu device pointer
432 * @vm: vm providing the BOs
433 * @validate: callback to do the validation
434 * @param: parameter for the validation callback
435 *
436 * Validate the page table BOs on command submission if neccessary.
437 *
438 * Returns:
439 * Validation result.
440 */
amdgpu_vm_validate_pt_bos(struct amdgpu_device * adev,struct amdgpu_vm * vm,int (* validate)(void * p,struct amdgpu_bo * bo),void * param)441 int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
442 int (*validate)(void *p, struct amdgpu_bo *bo),
443 void *param)
444 {
445 struct amdgpu_vm_bo_base *bo_base;
446 struct amdgpu_bo *shadow;
447 struct amdgpu_bo *bo;
448 int r;
449
450 if (drm_sched_entity_error(&vm->delayed)) {
451 ++vm->generation;
452 amdgpu_vm_bo_reset_state_machine(vm);
453 amdgpu_vm_fini_entities(vm);
454 r = amdgpu_vm_init_entities(adev, vm);
455 if (r)
456 return r;
457 }
458
459 spin_lock(&vm->status_lock);
460 while (!list_empty(&vm->evicted)) {
461 bo_base = list_first_entry(&vm->evicted,
462 struct amdgpu_vm_bo_base,
463 vm_status);
464 spin_unlock(&vm->status_lock);
465
466 bo = bo_base->bo;
467 shadow = amdgpu_bo_shadowed(bo);
468
469 r = validate(param, bo);
470 if (r)
471 return r;
472 if (shadow) {
473 r = validate(param, shadow);
474 if (r)
475 return r;
476 }
477
478 if (bo->tbo.type != ttm_bo_type_kernel) {
479 amdgpu_vm_bo_moved(bo_base);
480 } else {
481 vm->update_funcs->map_table(to_amdgpu_bo_vm(bo));
482 amdgpu_vm_bo_relocated(bo_base);
483 }
484 spin_lock(&vm->status_lock);
485 }
486 spin_unlock(&vm->status_lock);
487
488 amdgpu_vm_eviction_lock(vm);
489 vm->evicting = false;
490 amdgpu_vm_eviction_unlock(vm);
491
492 return 0;
493 }
494
495 /**
496 * amdgpu_vm_ready - check VM is ready for updates
497 *
498 * @vm: VM to check
499 *
500 * Check if all VM PDs/PTs are ready for updates
501 *
502 * Returns:
503 * True if VM is not evicting.
504 */
amdgpu_vm_ready(struct amdgpu_vm * vm)505 bool amdgpu_vm_ready(struct amdgpu_vm *vm)
506 {
507 bool empty;
508 bool ret;
509
510 amdgpu_vm_eviction_lock(vm);
511 ret = !vm->evicting;
512 amdgpu_vm_eviction_unlock(vm);
513
514 spin_lock(&vm->status_lock);
515 empty = list_empty(&vm->evicted);
516 spin_unlock(&vm->status_lock);
517
518 return ret && empty;
519 }
520
521 /**
522 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
523 *
524 * @adev: amdgpu_device pointer
525 */
amdgpu_vm_check_compute_bug(struct amdgpu_device * adev)526 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
527 {
528 const struct amdgpu_ip_block *ip_block;
529 bool has_compute_vm_bug;
530 struct amdgpu_ring *ring;
531 int i;
532
533 has_compute_vm_bug = false;
534
535 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
536 if (ip_block) {
537 /* Compute has a VM bug for GFX version < 7.
538 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
539 if (ip_block->version->major <= 7)
540 has_compute_vm_bug = true;
541 else if (ip_block->version->major == 8)
542 if (adev->gfx.mec_fw_version < 673)
543 has_compute_vm_bug = true;
544 }
545
546 for (i = 0; i < adev->num_rings; i++) {
547 ring = adev->rings[i];
548 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
549 /* only compute rings */
550 ring->has_compute_vm_bug = has_compute_vm_bug;
551 else
552 ring->has_compute_vm_bug = false;
553 }
554 }
555
556 /**
557 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
558 *
559 * @ring: ring on which the job will be submitted
560 * @job: job to submit
561 *
562 * Returns:
563 * True if sync is needed.
564 */
amdgpu_vm_need_pipeline_sync(struct amdgpu_ring * ring,struct amdgpu_job * job)565 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
566 struct amdgpu_job *job)
567 {
568 struct amdgpu_device *adev = ring->adev;
569 unsigned vmhub = ring->vm_hub;
570 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
571
572 if (job->vmid == 0)
573 return false;
574
575 if (job->vm_needs_flush || ring->has_compute_vm_bug)
576 return true;
577
578 if (ring->funcs->emit_gds_switch && job->gds_switch_needed)
579 return true;
580
581 if (amdgpu_vmid_had_gpu_reset(adev, &id_mgr->ids[job->vmid]))
582 return true;
583
584 return false;
585 }
586
587 /**
588 * amdgpu_vm_flush - hardware flush the vm
589 *
590 * @ring: ring to use for flush
591 * @job: related job
592 * @need_pipe_sync: is pipe sync needed
593 *
594 * Emit a VM flush when it is necessary.
595 *
596 * Returns:
597 * 0 on success, errno otherwise.
598 */
amdgpu_vm_flush(struct amdgpu_ring * ring,struct amdgpu_job * job,bool need_pipe_sync)599 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job,
600 bool need_pipe_sync)
601 {
602 struct amdgpu_device *adev = ring->adev;
603 unsigned vmhub = ring->vm_hub;
604 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
605 struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
606 bool spm_update_needed = job->spm_update_needed;
607 bool gds_switch_needed = ring->funcs->emit_gds_switch &&
608 job->gds_switch_needed;
609 bool vm_flush_needed = job->vm_needs_flush;
610 struct dma_fence *fence = NULL;
611 bool pasid_mapping_needed = false;
612 unsigned patch_offset = 0;
613 int r;
614
615 if (amdgpu_vmid_had_gpu_reset(adev, id)) {
616 gds_switch_needed = true;
617 vm_flush_needed = true;
618 pasid_mapping_needed = true;
619 spm_update_needed = true;
620 }
621
622 mutex_lock(&id_mgr->lock);
623 if (id->pasid != job->pasid || !id->pasid_mapping ||
624 !dma_fence_is_signaled(id->pasid_mapping))
625 pasid_mapping_needed = true;
626 mutex_unlock(&id_mgr->lock);
627
628 gds_switch_needed &= !!ring->funcs->emit_gds_switch;
629 vm_flush_needed &= !!ring->funcs->emit_vm_flush &&
630 job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
631 pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
632 ring->funcs->emit_wreg;
633
634 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
635 return 0;
636
637 amdgpu_ring_ib_begin(ring);
638 if (ring->funcs->init_cond_exec)
639 patch_offset = amdgpu_ring_init_cond_exec(ring);
640
641 if (need_pipe_sync)
642 amdgpu_ring_emit_pipeline_sync(ring);
643
644 if (vm_flush_needed) {
645 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
646 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
647 }
648
649 if (pasid_mapping_needed)
650 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
651
652 if (spm_update_needed && adev->gfx.rlc.funcs->update_spm_vmid)
653 adev->gfx.rlc.funcs->update_spm_vmid(adev, job->vmid);
654
655 if (!ring->is_mes_queue && ring->funcs->emit_gds_switch &&
656 gds_switch_needed) {
657 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
658 job->gds_size, job->gws_base,
659 job->gws_size, job->oa_base,
660 job->oa_size);
661 }
662
663 if (vm_flush_needed || pasid_mapping_needed) {
664 r = amdgpu_fence_emit(ring, &fence, NULL, 0);
665 if (r)
666 return r;
667 }
668
669 if (vm_flush_needed) {
670 mutex_lock(&id_mgr->lock);
671 dma_fence_put(id->last_flush);
672 id->last_flush = dma_fence_get(fence);
673 id->current_gpu_reset_count =
674 atomic_read(&adev->gpu_reset_counter);
675 mutex_unlock(&id_mgr->lock);
676 }
677
678 if (pasid_mapping_needed) {
679 mutex_lock(&id_mgr->lock);
680 id->pasid = job->pasid;
681 dma_fence_put(id->pasid_mapping);
682 id->pasid_mapping = dma_fence_get(fence);
683 mutex_unlock(&id_mgr->lock);
684 }
685 dma_fence_put(fence);
686
687 if (ring->funcs->patch_cond_exec)
688 amdgpu_ring_patch_cond_exec(ring, patch_offset);
689
690 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
691 if (ring->funcs->emit_switch_buffer) {
692 amdgpu_ring_emit_switch_buffer(ring);
693 amdgpu_ring_emit_switch_buffer(ring);
694 }
695 amdgpu_ring_ib_end(ring);
696 return 0;
697 }
698
699 /**
700 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
701 *
702 * @vm: requested vm
703 * @bo: requested buffer object
704 *
705 * Find @bo inside the requested vm.
706 * Search inside the @bos vm list for the requested vm
707 * Returns the found bo_va or NULL if none is found
708 *
709 * Object has to be reserved!
710 *
711 * Returns:
712 * Found bo_va or NULL.
713 */
amdgpu_vm_bo_find(struct amdgpu_vm * vm,struct amdgpu_bo * bo)714 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
715 struct amdgpu_bo *bo)
716 {
717 struct amdgpu_vm_bo_base *base;
718
719 for (base = bo->vm_bo; base; base = base->next) {
720 if (base->vm != vm)
721 continue;
722
723 return container_of(base, struct amdgpu_bo_va, base);
724 }
725 return NULL;
726 }
727
728 /**
729 * amdgpu_vm_map_gart - Resolve gart mapping of addr
730 *
731 * @pages_addr: optional DMA address to use for lookup
732 * @addr: the unmapped addr
733 *
734 * Look up the physical address of the page that the pte resolves
735 * to.
736 *
737 * Returns:
738 * The pointer for the page table entry.
739 */
amdgpu_vm_map_gart(const dma_addr_t * pages_addr,uint64_t addr)740 uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
741 {
742 uint64_t result;
743
744 /* page table offset */
745 result = pages_addr[addr >> PAGE_SHIFT];
746
747 /* in case cpu page size != gpu page size*/
748 result |= addr & (~PAGE_MASK);
749
750 result &= 0xFFFFFFFFFFFFF000ULL;
751
752 return result;
753 }
754
755 /**
756 * amdgpu_vm_update_pdes - make sure that all directories are valid
757 *
758 * @adev: amdgpu_device pointer
759 * @vm: requested vm
760 * @immediate: submit immediately to the paging queue
761 *
762 * Makes sure all directories are up to date.
763 *
764 * Returns:
765 * 0 for success, error for failure.
766 */
amdgpu_vm_update_pdes(struct amdgpu_device * adev,struct amdgpu_vm * vm,bool immediate)767 int amdgpu_vm_update_pdes(struct amdgpu_device *adev,
768 struct amdgpu_vm *vm, bool immediate)
769 {
770 struct amdgpu_vm_update_params params;
771 struct amdgpu_vm_bo_base *entry;
772 bool flush_tlb_needed = false;
773 LIST_HEAD(relocated);
774 int r, idx;
775
776 spin_lock(&vm->status_lock);
777 list_splice_init(&vm->relocated, &relocated);
778 spin_unlock(&vm->status_lock);
779
780 if (list_empty(&relocated))
781 return 0;
782
783 if (!drm_dev_enter(adev_to_drm(adev), &idx))
784 return -ENODEV;
785
786 memset(¶ms, 0, sizeof(params));
787 params.adev = adev;
788 params.vm = vm;
789 params.immediate = immediate;
790
791 r = vm->update_funcs->prepare(¶ms, NULL, AMDGPU_SYNC_EXPLICIT);
792 if (r)
793 goto error;
794
795 list_for_each_entry(entry, &relocated, vm_status) {
796 /* vm_flush_needed after updating moved PDEs */
797 flush_tlb_needed |= entry->moved;
798
799 r = amdgpu_vm_pde_update(¶ms, entry);
800 if (r)
801 goto error;
802 }
803
804 r = vm->update_funcs->commit(¶ms, &vm->last_update);
805 if (r)
806 goto error;
807
808 if (flush_tlb_needed)
809 atomic64_inc(&vm->tlb_seq);
810
811 while (!list_empty(&relocated)) {
812 entry = list_first_entry(&relocated, struct amdgpu_vm_bo_base,
813 vm_status);
814 amdgpu_vm_bo_idle(entry);
815 }
816
817 error:
818 drm_dev_exit(idx);
819 return r;
820 }
821
822 /**
823 * amdgpu_vm_tlb_seq_cb - make sure to increment tlb sequence
824 * @fence: unused
825 * @cb: the callback structure
826 *
827 * Increments the tlb sequence to make sure that future CS execute a VM flush.
828 */
amdgpu_vm_tlb_seq_cb(struct dma_fence * fence,struct dma_fence_cb * cb)829 static void amdgpu_vm_tlb_seq_cb(struct dma_fence *fence,
830 struct dma_fence_cb *cb)
831 {
832 struct amdgpu_vm_tlb_seq_struct *tlb_cb;
833
834 tlb_cb = container_of(cb, typeof(*tlb_cb), cb);
835 atomic64_inc(&tlb_cb->vm->tlb_seq);
836 kfree(tlb_cb);
837 }
838
839 /**
840 * amdgpu_vm_update_range - update a range in the vm page table
841 *
842 * @adev: amdgpu_device pointer to use for commands
843 * @vm: the VM to update the range
844 * @immediate: immediate submission in a page fault
845 * @unlocked: unlocked invalidation during MM callback
846 * @flush_tlb: trigger tlb invalidation after update completed
847 * @resv: fences we need to sync to
848 * @start: start of mapped range
849 * @last: last mapped entry
850 * @flags: flags for the entries
851 * @offset: offset into nodes and pages_addr
852 * @vram_base: base for vram mappings
853 * @res: ttm_resource to map
854 * @pages_addr: DMA addresses to use for mapping
855 * @fence: optional resulting fence
856 *
857 * Fill in the page table entries between @start and @last.
858 *
859 * Returns:
860 * 0 for success, negative erro code for failure.
861 */
amdgpu_vm_update_range(struct amdgpu_device * adev,struct amdgpu_vm * vm,bool immediate,bool unlocked,bool flush_tlb,struct dma_resv * resv,uint64_t start,uint64_t last,uint64_t flags,uint64_t offset,uint64_t vram_base,struct ttm_resource * res,dma_addr_t * pages_addr,struct dma_fence ** fence)862 int amdgpu_vm_update_range(struct amdgpu_device *adev, struct amdgpu_vm *vm,
863 bool immediate, bool unlocked, bool flush_tlb,
864 struct dma_resv *resv, uint64_t start, uint64_t last,
865 uint64_t flags, uint64_t offset, uint64_t vram_base,
866 struct ttm_resource *res, dma_addr_t *pages_addr,
867 struct dma_fence **fence)
868 {
869 struct amdgpu_vm_update_params params;
870 struct amdgpu_vm_tlb_seq_struct *tlb_cb;
871 struct amdgpu_res_cursor cursor;
872 enum amdgpu_sync_mode sync_mode;
873 int r, idx;
874
875 if (!drm_dev_enter(adev_to_drm(adev), &idx))
876 return -ENODEV;
877
878 tlb_cb = kmalloc(sizeof(*tlb_cb), GFP_KERNEL);
879 if (!tlb_cb) {
880 r = -ENOMEM;
881 goto error_unlock;
882 }
883
884 /* Vega20+XGMI where PTEs get inadvertently cached in L2 texture cache,
885 * heavy-weight flush TLB unconditionally.
886 */
887 flush_tlb |= adev->gmc.xgmi.num_physical_nodes &&
888 adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 0);
889
890 /*
891 * On GFX8 and older any 8 PTE block with a valid bit set enters the TLB
892 */
893 flush_tlb |= adev->ip_versions[GC_HWIP][0] < IP_VERSION(9, 0, 0);
894
895 memset(¶ms, 0, sizeof(params));
896 params.adev = adev;
897 params.vm = vm;
898 params.immediate = immediate;
899 params.pages_addr = pages_addr;
900 params.unlocked = unlocked;
901
902 /* Implicitly sync to command submissions in the same VM before
903 * unmapping. Sync to moving fences before mapping.
904 */
905 if (!(flags & AMDGPU_PTE_VALID))
906 sync_mode = AMDGPU_SYNC_EQ_OWNER;
907 else
908 sync_mode = AMDGPU_SYNC_EXPLICIT;
909
910 amdgpu_vm_eviction_lock(vm);
911 if (vm->evicting) {
912 r = -EBUSY;
913 goto error_free;
914 }
915
916 if (!unlocked && !dma_fence_is_signaled(vm->last_unlocked)) {
917 struct dma_fence *tmp = dma_fence_get_stub();
918
919 amdgpu_bo_fence(vm->root.bo, vm->last_unlocked, true);
920 swap(vm->last_unlocked, tmp);
921 dma_fence_put(tmp);
922 }
923
924 r = vm->update_funcs->prepare(¶ms, resv, sync_mode);
925 if (r)
926 goto error_free;
927
928 amdgpu_res_first(pages_addr ? NULL : res, offset,
929 (last - start + 1) * AMDGPU_GPU_PAGE_SIZE, &cursor);
930 while (cursor.remaining) {
931 uint64_t tmp, num_entries, addr;
932
933 num_entries = cursor.size >> AMDGPU_GPU_PAGE_SHIFT;
934 if (pages_addr) {
935 bool contiguous = true;
936
937 if (num_entries > AMDGPU_GPU_PAGES_IN_CPU_PAGE) {
938 uint64_t pfn = cursor.start >> PAGE_SHIFT;
939 uint64_t count;
940
941 contiguous = pages_addr[pfn + 1] ==
942 pages_addr[pfn] + PAGE_SIZE;
943
944 tmp = num_entries /
945 AMDGPU_GPU_PAGES_IN_CPU_PAGE;
946 for (count = 2; count < tmp; ++count) {
947 uint64_t idx = pfn + count;
948
949 if (contiguous != (pages_addr[idx] ==
950 pages_addr[idx - 1] + PAGE_SIZE))
951 break;
952 }
953 if (!contiguous)
954 count--;
955 num_entries = count *
956 AMDGPU_GPU_PAGES_IN_CPU_PAGE;
957 }
958
959 if (!contiguous) {
960 addr = cursor.start;
961 params.pages_addr = pages_addr;
962 } else {
963 addr = pages_addr[cursor.start >> PAGE_SHIFT];
964 params.pages_addr = NULL;
965 }
966
967 } else if (flags & (AMDGPU_PTE_VALID | AMDGPU_PTE_PRT)) {
968 addr = vram_base + cursor.start;
969 } else {
970 addr = 0;
971 }
972
973 tmp = start + num_entries;
974 r = amdgpu_vm_ptes_update(¶ms, start, tmp, addr, flags);
975 if (r)
976 goto error_free;
977
978 amdgpu_res_next(&cursor, num_entries * AMDGPU_GPU_PAGE_SIZE);
979 start = tmp;
980 }
981
982 r = vm->update_funcs->commit(¶ms, fence);
983
984 if (flush_tlb || params.table_freed) {
985 tlb_cb->vm = vm;
986 if (fence && *fence &&
987 !dma_fence_add_callback(*fence, &tlb_cb->cb,
988 amdgpu_vm_tlb_seq_cb)) {
989 dma_fence_put(vm->last_tlb_flush);
990 vm->last_tlb_flush = dma_fence_get(*fence);
991 } else {
992 amdgpu_vm_tlb_seq_cb(NULL, &tlb_cb->cb);
993 }
994 tlb_cb = NULL;
995 }
996
997 error_free:
998 kfree(tlb_cb);
999
1000 error_unlock:
1001 amdgpu_vm_eviction_unlock(vm);
1002 drm_dev_exit(idx);
1003 return r;
1004 }
1005
amdgpu_vm_bo_get_memory(struct amdgpu_bo_va * bo_va,struct amdgpu_mem_stats * stats)1006 static void amdgpu_vm_bo_get_memory(struct amdgpu_bo_va *bo_va,
1007 struct amdgpu_mem_stats *stats)
1008 {
1009 struct amdgpu_vm *vm = bo_va->base.vm;
1010 struct amdgpu_bo *bo = bo_va->base.bo;
1011
1012 if (!bo)
1013 return;
1014
1015 /*
1016 * For now ignore BOs which are currently locked and potentially
1017 * changing their location.
1018 */
1019 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv &&
1020 !dma_resv_trylock(bo->tbo.base.resv))
1021 return;
1022
1023 amdgpu_bo_get_memory(bo, stats);
1024 if (bo->tbo.base.resv != vm->root.bo->tbo.base.resv)
1025 dma_resv_unlock(bo->tbo.base.resv);
1026 }
1027
amdgpu_vm_get_memory(struct amdgpu_vm * vm,struct amdgpu_mem_stats * stats)1028 void amdgpu_vm_get_memory(struct amdgpu_vm *vm,
1029 struct amdgpu_mem_stats *stats)
1030 {
1031 struct amdgpu_bo_va *bo_va, *tmp;
1032
1033 spin_lock(&vm->status_lock);
1034 list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status)
1035 amdgpu_vm_bo_get_memory(bo_va, stats);
1036
1037 list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status)
1038 amdgpu_vm_bo_get_memory(bo_va, stats);
1039
1040 list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status)
1041 amdgpu_vm_bo_get_memory(bo_va, stats);
1042
1043 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status)
1044 amdgpu_vm_bo_get_memory(bo_va, stats);
1045
1046 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status)
1047 amdgpu_vm_bo_get_memory(bo_va, stats);
1048
1049 list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status)
1050 amdgpu_vm_bo_get_memory(bo_va, stats);
1051 spin_unlock(&vm->status_lock);
1052 }
1053
1054 /**
1055 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1056 *
1057 * @adev: amdgpu_device pointer
1058 * @bo_va: requested BO and VM object
1059 * @clear: if true clear the entries
1060 *
1061 * Fill in the page table entries for @bo_va.
1062 *
1063 * Returns:
1064 * 0 for success, -EINVAL for failure.
1065 */
amdgpu_vm_bo_update(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,bool clear)1066 int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va,
1067 bool clear)
1068 {
1069 struct amdgpu_bo *bo = bo_va->base.bo;
1070 struct amdgpu_vm *vm = bo_va->base.vm;
1071 struct amdgpu_bo_va_mapping *mapping;
1072 dma_addr_t *pages_addr = NULL;
1073 struct ttm_resource *mem;
1074 struct dma_fence **last_update;
1075 bool flush_tlb = clear;
1076 struct dma_resv *resv;
1077 uint64_t vram_base;
1078 uint64_t flags;
1079 int r;
1080
1081 if (clear || !bo) {
1082 mem = NULL;
1083 resv = vm->root.bo->tbo.base.resv;
1084 } else {
1085 struct drm_gem_object *obj = &bo->tbo.base;
1086
1087 resv = bo->tbo.base.resv;
1088 if (obj->import_attach && bo_va->is_xgmi) {
1089 struct dma_buf *dma_buf = obj->import_attach->dmabuf;
1090 struct drm_gem_object *gobj = dma_buf->priv;
1091 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
1092
1093 if (abo->tbo.resource &&
1094 abo->tbo.resource->mem_type == TTM_PL_VRAM)
1095 bo = gem_to_amdgpu_bo(gobj);
1096 }
1097 mem = bo->tbo.resource;
1098 if (mem->mem_type == TTM_PL_TT ||
1099 mem->mem_type == AMDGPU_PL_PREEMPT)
1100 pages_addr = bo->tbo.ttm->dma_address;
1101 }
1102
1103 if (bo) {
1104 struct amdgpu_device *bo_adev;
1105
1106 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1107
1108 if (amdgpu_bo_encrypted(bo))
1109 flags |= AMDGPU_PTE_TMZ;
1110
1111 bo_adev = amdgpu_ttm_adev(bo->tbo.bdev);
1112 vram_base = bo_adev->vm_manager.vram_base_offset;
1113 } else {
1114 flags = 0x0;
1115 vram_base = 0;
1116 }
1117
1118 if (clear || (bo && bo->tbo.base.resv ==
1119 vm->root.bo->tbo.base.resv))
1120 last_update = &vm->last_update;
1121 else
1122 last_update = &bo_va->last_pt_update;
1123
1124 if (!clear && bo_va->base.moved) {
1125 flush_tlb = true;
1126 list_splice_init(&bo_va->valids, &bo_va->invalids);
1127
1128 } else if (bo_va->cleared != clear) {
1129 list_splice_init(&bo_va->valids, &bo_va->invalids);
1130 }
1131
1132 list_for_each_entry(mapping, &bo_va->invalids, list) {
1133 uint64_t update_flags = flags;
1134
1135 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1136 * but in case of something, we filter the flags in first place
1137 */
1138 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1139 update_flags &= ~AMDGPU_PTE_READABLE;
1140 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1141 update_flags &= ~AMDGPU_PTE_WRITEABLE;
1142
1143 /* Apply ASIC specific mapping flags */
1144 amdgpu_gmc_get_vm_pte(adev, mapping, &update_flags);
1145
1146 trace_amdgpu_vm_bo_update(mapping);
1147
1148 r = amdgpu_vm_update_range(adev, vm, false, false, flush_tlb,
1149 resv, mapping->start, mapping->last,
1150 update_flags, mapping->offset,
1151 vram_base, mem, pages_addr,
1152 last_update);
1153 if (r)
1154 return r;
1155 }
1156
1157 /* If the BO is not in its preferred location add it back to
1158 * the evicted list so that it gets validated again on the
1159 * next command submission.
1160 */
1161 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv) {
1162 uint32_t mem_type = bo->tbo.resource->mem_type;
1163
1164 if (!(bo->preferred_domains &
1165 amdgpu_mem_type_to_domain(mem_type)))
1166 amdgpu_vm_bo_evicted(&bo_va->base);
1167 else
1168 amdgpu_vm_bo_idle(&bo_va->base);
1169 } else {
1170 amdgpu_vm_bo_done(&bo_va->base);
1171 }
1172
1173 list_splice_init(&bo_va->invalids, &bo_va->valids);
1174 bo_va->cleared = clear;
1175 bo_va->base.moved = false;
1176
1177 if (trace_amdgpu_vm_bo_mapping_enabled()) {
1178 list_for_each_entry(mapping, &bo_va->valids, list)
1179 trace_amdgpu_vm_bo_mapping(mapping);
1180 }
1181
1182 return 0;
1183 }
1184
1185 /**
1186 * amdgpu_vm_update_prt_state - update the global PRT state
1187 *
1188 * @adev: amdgpu_device pointer
1189 */
amdgpu_vm_update_prt_state(struct amdgpu_device * adev)1190 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1191 {
1192 unsigned long flags;
1193 bool enable;
1194
1195 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1196 enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1197 adev->gmc.gmc_funcs->set_prt(adev, enable);
1198 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1199 }
1200
1201 /**
1202 * amdgpu_vm_prt_get - add a PRT user
1203 *
1204 * @adev: amdgpu_device pointer
1205 */
amdgpu_vm_prt_get(struct amdgpu_device * adev)1206 static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1207 {
1208 if (!adev->gmc.gmc_funcs->set_prt)
1209 return;
1210
1211 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1212 amdgpu_vm_update_prt_state(adev);
1213 }
1214
1215 /**
1216 * amdgpu_vm_prt_put - drop a PRT user
1217 *
1218 * @adev: amdgpu_device pointer
1219 */
amdgpu_vm_prt_put(struct amdgpu_device * adev)1220 static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1221 {
1222 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1223 amdgpu_vm_update_prt_state(adev);
1224 }
1225
1226 /**
1227 * amdgpu_vm_prt_cb - callback for updating the PRT status
1228 *
1229 * @fence: fence for the callback
1230 * @_cb: the callback function
1231 */
amdgpu_vm_prt_cb(struct dma_fence * fence,struct dma_fence_cb * _cb)1232 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1233 {
1234 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1235
1236 amdgpu_vm_prt_put(cb->adev);
1237 kfree(cb);
1238 }
1239
1240 /**
1241 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1242 *
1243 * @adev: amdgpu_device pointer
1244 * @fence: fence for the callback
1245 */
amdgpu_vm_add_prt_cb(struct amdgpu_device * adev,struct dma_fence * fence)1246 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1247 struct dma_fence *fence)
1248 {
1249 struct amdgpu_prt_cb *cb;
1250
1251 if (!adev->gmc.gmc_funcs->set_prt)
1252 return;
1253
1254 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1255 if (!cb) {
1256 /* Last resort when we are OOM */
1257 if (fence)
1258 dma_fence_wait(fence, false);
1259
1260 amdgpu_vm_prt_put(adev);
1261 } else {
1262 cb->adev = adev;
1263 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1264 amdgpu_vm_prt_cb))
1265 amdgpu_vm_prt_cb(fence, &cb->cb);
1266 }
1267 }
1268
1269 /**
1270 * amdgpu_vm_free_mapping - free a mapping
1271 *
1272 * @adev: amdgpu_device pointer
1273 * @vm: requested vm
1274 * @mapping: mapping to be freed
1275 * @fence: fence of the unmap operation
1276 *
1277 * Free a mapping and make sure we decrease the PRT usage count if applicable.
1278 */
amdgpu_vm_free_mapping(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct amdgpu_bo_va_mapping * mapping,struct dma_fence * fence)1279 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1280 struct amdgpu_vm *vm,
1281 struct amdgpu_bo_va_mapping *mapping,
1282 struct dma_fence *fence)
1283 {
1284 if (mapping->flags & AMDGPU_PTE_PRT)
1285 amdgpu_vm_add_prt_cb(adev, fence);
1286 kfree(mapping);
1287 }
1288
1289 /**
1290 * amdgpu_vm_prt_fini - finish all prt mappings
1291 *
1292 * @adev: amdgpu_device pointer
1293 * @vm: requested vm
1294 *
1295 * Register a cleanup callback to disable PRT support after VM dies.
1296 */
amdgpu_vm_prt_fini(struct amdgpu_device * adev,struct amdgpu_vm * vm)1297 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1298 {
1299 struct dma_resv *resv = vm->root.bo->tbo.base.resv;
1300 struct dma_resv_iter cursor;
1301 struct dma_fence *fence;
1302
1303 dma_resv_for_each_fence(&cursor, resv, DMA_RESV_USAGE_BOOKKEEP, fence) {
1304 /* Add a callback for each fence in the reservation object */
1305 amdgpu_vm_prt_get(adev);
1306 amdgpu_vm_add_prt_cb(adev, fence);
1307 }
1308 }
1309
1310 /**
1311 * amdgpu_vm_clear_freed - clear freed BOs in the PT
1312 *
1313 * @adev: amdgpu_device pointer
1314 * @vm: requested vm
1315 * @fence: optional resulting fence (unchanged if no work needed to be done
1316 * or if an error occurred)
1317 *
1318 * Make sure all freed BOs are cleared in the PT.
1319 * PTs have to be reserved and mutex must be locked!
1320 *
1321 * Returns:
1322 * 0 for success.
1323 *
1324 */
amdgpu_vm_clear_freed(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct dma_fence ** fence)1325 int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1326 struct amdgpu_vm *vm,
1327 struct dma_fence **fence)
1328 {
1329 struct dma_resv *resv = vm->root.bo->tbo.base.resv;
1330 struct amdgpu_bo_va_mapping *mapping;
1331 uint64_t init_pte_value = 0;
1332 struct dma_fence *f = NULL;
1333 int r;
1334
1335 while (!list_empty(&vm->freed)) {
1336 mapping = list_first_entry(&vm->freed,
1337 struct amdgpu_bo_va_mapping, list);
1338 list_del(&mapping->list);
1339
1340 if (vm->pte_support_ats &&
1341 mapping->start < AMDGPU_GMC_HOLE_START)
1342 init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
1343
1344 r = amdgpu_vm_update_range(adev, vm, false, false, true, resv,
1345 mapping->start, mapping->last,
1346 init_pte_value, 0, 0, NULL, NULL,
1347 &f);
1348 amdgpu_vm_free_mapping(adev, vm, mapping, f);
1349 if (r) {
1350 dma_fence_put(f);
1351 return r;
1352 }
1353 }
1354
1355 if (fence && f) {
1356 dma_fence_put(*fence);
1357 *fence = f;
1358 } else {
1359 dma_fence_put(f);
1360 }
1361
1362 return 0;
1363
1364 }
1365
1366 /**
1367 * amdgpu_vm_handle_moved - handle moved BOs in the PT
1368 *
1369 * @adev: amdgpu_device pointer
1370 * @vm: requested vm
1371 *
1372 * Make sure all BOs which are moved are updated in the PTs.
1373 *
1374 * Returns:
1375 * 0 for success.
1376 *
1377 * PTs have to be reserved!
1378 */
amdgpu_vm_handle_moved(struct amdgpu_device * adev,struct amdgpu_vm * vm)1379 int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1380 struct amdgpu_vm *vm)
1381 {
1382 struct amdgpu_bo_va *bo_va;
1383 struct dma_resv *resv;
1384 bool clear;
1385 int r;
1386
1387 spin_lock(&vm->status_lock);
1388 while (!list_empty(&vm->moved)) {
1389 bo_va = list_first_entry(&vm->moved, struct amdgpu_bo_va,
1390 base.vm_status);
1391 spin_unlock(&vm->status_lock);
1392
1393 /* Per VM BOs never need to bo cleared in the page tables */
1394 r = amdgpu_vm_bo_update(adev, bo_va, false);
1395 if (r)
1396 return r;
1397 spin_lock(&vm->status_lock);
1398 }
1399
1400 while (!list_empty(&vm->invalidated)) {
1401 bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
1402 base.vm_status);
1403 resv = bo_va->base.bo->tbo.base.resv;
1404 spin_unlock(&vm->status_lock);
1405
1406 /* Try to reserve the BO to avoid clearing its ptes */
1407 if (!amdgpu_vm_debug && dma_resv_trylock(resv))
1408 clear = false;
1409 /* Somebody else is using the BO right now */
1410 else
1411 clear = true;
1412
1413 r = amdgpu_vm_bo_update(adev, bo_va, clear);
1414 if (r)
1415 return r;
1416
1417 if (!clear)
1418 dma_resv_unlock(resv);
1419 spin_lock(&vm->status_lock);
1420 }
1421 spin_unlock(&vm->status_lock);
1422
1423 return 0;
1424 }
1425
1426 /**
1427 * amdgpu_vm_bo_add - add a bo to a specific vm
1428 *
1429 * @adev: amdgpu_device pointer
1430 * @vm: requested vm
1431 * @bo: amdgpu buffer object
1432 *
1433 * Add @bo into the requested vm.
1434 * Add @bo to the list of bos associated with the vm
1435 *
1436 * Returns:
1437 * Newly added bo_va or NULL for failure
1438 *
1439 * Object has to be reserved!
1440 */
amdgpu_vm_bo_add(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct amdgpu_bo * bo)1441 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1442 struct amdgpu_vm *vm,
1443 struct amdgpu_bo *bo)
1444 {
1445 struct amdgpu_bo_va *bo_va;
1446
1447 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1448 if (bo_va == NULL) {
1449 return NULL;
1450 }
1451 amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
1452
1453 bo_va->ref_count = 1;
1454 bo_va->last_pt_update = dma_fence_get_stub();
1455 INIT_LIST_HEAD(&bo_va->valids);
1456 INIT_LIST_HEAD(&bo_va->invalids);
1457
1458 if (!bo)
1459 return bo_va;
1460
1461 dma_resv_assert_held(bo->tbo.base.resv);
1462 if (amdgpu_dmabuf_is_xgmi_accessible(adev, bo)) {
1463 bo_va->is_xgmi = true;
1464 /* Power up XGMI if it can be potentially used */
1465 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MAX_VEGA20);
1466 }
1467
1468 return bo_va;
1469 }
1470
1471
1472 /**
1473 * amdgpu_vm_bo_insert_map - insert a new mapping
1474 *
1475 * @adev: amdgpu_device pointer
1476 * @bo_va: bo_va to store the address
1477 * @mapping: the mapping to insert
1478 *
1479 * Insert a new mapping into all structures.
1480 */
amdgpu_vm_bo_insert_map(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,struct amdgpu_bo_va_mapping * mapping)1481 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
1482 struct amdgpu_bo_va *bo_va,
1483 struct amdgpu_bo_va_mapping *mapping)
1484 {
1485 struct amdgpu_vm *vm = bo_va->base.vm;
1486 struct amdgpu_bo *bo = bo_va->base.bo;
1487
1488 mapping->bo_va = bo_va;
1489 list_add(&mapping->list, &bo_va->invalids);
1490 amdgpu_vm_it_insert(mapping, &vm->va);
1491
1492 if (mapping->flags & AMDGPU_PTE_PRT)
1493 amdgpu_vm_prt_get(adev);
1494
1495 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv &&
1496 !bo_va->base.moved) {
1497 amdgpu_vm_bo_moved(&bo_va->base);
1498 }
1499 trace_amdgpu_vm_bo_map(bo_va, mapping);
1500 }
1501
1502 /**
1503 * amdgpu_vm_bo_map - map bo inside a vm
1504 *
1505 * @adev: amdgpu_device pointer
1506 * @bo_va: bo_va to store the address
1507 * @saddr: where to map the BO
1508 * @offset: requested offset in the BO
1509 * @size: BO size in bytes
1510 * @flags: attributes of pages (read/write/valid/etc.)
1511 *
1512 * Add a mapping of the BO at the specefied addr into the VM.
1513 *
1514 * Returns:
1515 * 0 for success, error for failure.
1516 *
1517 * Object has to be reserved and unreserved outside!
1518 */
amdgpu_vm_bo_map(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,uint64_t saddr,uint64_t offset,uint64_t size,uint64_t flags)1519 int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1520 struct amdgpu_bo_va *bo_va,
1521 uint64_t saddr, uint64_t offset,
1522 uint64_t size, uint64_t flags)
1523 {
1524 struct amdgpu_bo_va_mapping *mapping, *tmp;
1525 struct amdgpu_bo *bo = bo_va->base.bo;
1526 struct amdgpu_vm *vm = bo_va->base.vm;
1527 uint64_t eaddr;
1528
1529 /* validate the parameters */
1530 if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK || size & ~PAGE_MASK)
1531 return -EINVAL;
1532 if (saddr + size <= saddr || offset + size <= offset)
1533 return -EINVAL;
1534
1535 /* make sure object fit at this offset */
1536 eaddr = saddr + size - 1;
1537 if ((bo && offset + size > amdgpu_bo_size(bo)) ||
1538 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
1539 return -EINVAL;
1540
1541 saddr /= AMDGPU_GPU_PAGE_SIZE;
1542 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1543
1544 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1545 if (tmp) {
1546 /* bo and tmp overlap, invalid addr */
1547 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1548 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
1549 tmp->start, tmp->last + 1);
1550 return -EINVAL;
1551 }
1552
1553 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1554 if (!mapping)
1555 return -ENOMEM;
1556
1557 mapping->start = saddr;
1558 mapping->last = eaddr;
1559 mapping->offset = offset;
1560 mapping->flags = flags;
1561
1562 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1563
1564 return 0;
1565 }
1566
1567 /**
1568 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
1569 *
1570 * @adev: amdgpu_device pointer
1571 * @bo_va: bo_va to store the address
1572 * @saddr: where to map the BO
1573 * @offset: requested offset in the BO
1574 * @size: BO size in bytes
1575 * @flags: attributes of pages (read/write/valid/etc.)
1576 *
1577 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
1578 * mappings as we do so.
1579 *
1580 * Returns:
1581 * 0 for success, error for failure.
1582 *
1583 * Object has to be reserved and unreserved outside!
1584 */
amdgpu_vm_bo_replace_map(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,uint64_t saddr,uint64_t offset,uint64_t size,uint64_t flags)1585 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
1586 struct amdgpu_bo_va *bo_va,
1587 uint64_t saddr, uint64_t offset,
1588 uint64_t size, uint64_t flags)
1589 {
1590 struct amdgpu_bo_va_mapping *mapping;
1591 struct amdgpu_bo *bo = bo_va->base.bo;
1592 uint64_t eaddr;
1593 int r;
1594
1595 /* validate the parameters */
1596 if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK || size & ~PAGE_MASK)
1597 return -EINVAL;
1598 if (saddr + size <= saddr || offset + size <= offset)
1599 return -EINVAL;
1600
1601 /* make sure object fit at this offset */
1602 eaddr = saddr + size - 1;
1603 if ((bo && offset + size > amdgpu_bo_size(bo)) ||
1604 (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
1605 return -EINVAL;
1606
1607 /* Allocate all the needed memory */
1608 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1609 if (!mapping)
1610 return -ENOMEM;
1611
1612 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
1613 if (r) {
1614 kfree(mapping);
1615 return r;
1616 }
1617
1618 saddr /= AMDGPU_GPU_PAGE_SIZE;
1619 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1620
1621 mapping->start = saddr;
1622 mapping->last = eaddr;
1623 mapping->offset = offset;
1624 mapping->flags = flags;
1625
1626 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1627
1628 return 0;
1629 }
1630
1631 /**
1632 * amdgpu_vm_bo_unmap - remove bo mapping from vm
1633 *
1634 * @adev: amdgpu_device pointer
1635 * @bo_va: bo_va to remove the address from
1636 * @saddr: where to the BO is mapped
1637 *
1638 * Remove a mapping of the BO at the specefied addr from the VM.
1639 *
1640 * Returns:
1641 * 0 for success, error for failure.
1642 *
1643 * Object has to be reserved and unreserved outside!
1644 */
amdgpu_vm_bo_unmap(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va,uint64_t saddr)1645 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1646 struct amdgpu_bo_va *bo_va,
1647 uint64_t saddr)
1648 {
1649 struct amdgpu_bo_va_mapping *mapping;
1650 struct amdgpu_vm *vm = bo_va->base.vm;
1651 bool valid = true;
1652
1653 saddr /= AMDGPU_GPU_PAGE_SIZE;
1654
1655 list_for_each_entry(mapping, &bo_va->valids, list) {
1656 if (mapping->start == saddr)
1657 break;
1658 }
1659
1660 if (&mapping->list == &bo_va->valids) {
1661 valid = false;
1662
1663 list_for_each_entry(mapping, &bo_va->invalids, list) {
1664 if (mapping->start == saddr)
1665 break;
1666 }
1667
1668 if (&mapping->list == &bo_va->invalids)
1669 return -ENOENT;
1670 }
1671
1672 list_del(&mapping->list);
1673 amdgpu_vm_it_remove(mapping, &vm->va);
1674 mapping->bo_va = NULL;
1675 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1676
1677 if (valid)
1678 list_add(&mapping->list, &vm->freed);
1679 else
1680 amdgpu_vm_free_mapping(adev, vm, mapping,
1681 bo_va->last_pt_update);
1682
1683 return 0;
1684 }
1685
1686 /**
1687 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
1688 *
1689 * @adev: amdgpu_device pointer
1690 * @vm: VM structure to use
1691 * @saddr: start of the range
1692 * @size: size of the range
1693 *
1694 * Remove all mappings in a range, split them as appropriate.
1695 *
1696 * Returns:
1697 * 0 for success, error for failure.
1698 */
amdgpu_vm_bo_clear_mappings(struct amdgpu_device * adev,struct amdgpu_vm * vm,uint64_t saddr,uint64_t size)1699 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
1700 struct amdgpu_vm *vm,
1701 uint64_t saddr, uint64_t size)
1702 {
1703 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
1704 LIST_HEAD(removed);
1705 uint64_t eaddr;
1706
1707 eaddr = saddr + size - 1;
1708 saddr /= AMDGPU_GPU_PAGE_SIZE;
1709 eaddr /= AMDGPU_GPU_PAGE_SIZE;
1710
1711 /* Allocate all the needed memory */
1712 before = kzalloc(sizeof(*before), GFP_KERNEL);
1713 if (!before)
1714 return -ENOMEM;
1715 INIT_LIST_HEAD(&before->list);
1716
1717 after = kzalloc(sizeof(*after), GFP_KERNEL);
1718 if (!after) {
1719 kfree(before);
1720 return -ENOMEM;
1721 }
1722 INIT_LIST_HEAD(&after->list);
1723
1724 /* Now gather all removed mappings */
1725 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1726 while (tmp) {
1727 /* Remember mapping split at the start */
1728 if (tmp->start < saddr) {
1729 before->start = tmp->start;
1730 before->last = saddr - 1;
1731 before->offset = tmp->offset;
1732 before->flags = tmp->flags;
1733 before->bo_va = tmp->bo_va;
1734 list_add(&before->list, &tmp->bo_va->invalids);
1735 }
1736
1737 /* Remember mapping split at the end */
1738 if (tmp->last > eaddr) {
1739 after->start = eaddr + 1;
1740 after->last = tmp->last;
1741 after->offset = tmp->offset;
1742 after->offset += (after->start - tmp->start) << PAGE_SHIFT;
1743 after->flags = tmp->flags;
1744 after->bo_va = tmp->bo_va;
1745 list_add(&after->list, &tmp->bo_va->invalids);
1746 }
1747
1748 list_del(&tmp->list);
1749 list_add(&tmp->list, &removed);
1750
1751 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
1752 }
1753
1754 /* And free them up */
1755 list_for_each_entry_safe(tmp, next, &removed, list) {
1756 amdgpu_vm_it_remove(tmp, &vm->va);
1757 list_del(&tmp->list);
1758
1759 if (tmp->start < saddr)
1760 tmp->start = saddr;
1761 if (tmp->last > eaddr)
1762 tmp->last = eaddr;
1763
1764 tmp->bo_va = NULL;
1765 list_add(&tmp->list, &vm->freed);
1766 trace_amdgpu_vm_bo_unmap(NULL, tmp);
1767 }
1768
1769 /* Insert partial mapping before the range */
1770 if (!list_empty(&before->list)) {
1771 struct amdgpu_bo *bo = before->bo_va->base.bo;
1772
1773 amdgpu_vm_it_insert(before, &vm->va);
1774 if (before->flags & AMDGPU_PTE_PRT)
1775 amdgpu_vm_prt_get(adev);
1776
1777 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv &&
1778 !before->bo_va->base.moved)
1779 amdgpu_vm_bo_moved(&before->bo_va->base);
1780 } else {
1781 kfree(before);
1782 }
1783
1784 /* Insert partial mapping after the range */
1785 if (!list_empty(&after->list)) {
1786 struct amdgpu_bo *bo = after->bo_va->base.bo;
1787
1788 amdgpu_vm_it_insert(after, &vm->va);
1789 if (after->flags & AMDGPU_PTE_PRT)
1790 amdgpu_vm_prt_get(adev);
1791
1792 if (bo && bo->tbo.base.resv == vm->root.bo->tbo.base.resv &&
1793 !after->bo_va->base.moved)
1794 amdgpu_vm_bo_moved(&after->bo_va->base);
1795 } else {
1796 kfree(after);
1797 }
1798
1799 return 0;
1800 }
1801
1802 /**
1803 * amdgpu_vm_bo_lookup_mapping - find mapping by address
1804 *
1805 * @vm: the requested VM
1806 * @addr: the address
1807 *
1808 * Find a mapping by it's address.
1809 *
1810 * Returns:
1811 * The amdgpu_bo_va_mapping matching for addr or NULL
1812 *
1813 */
amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm * vm,uint64_t addr)1814 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
1815 uint64_t addr)
1816 {
1817 return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
1818 }
1819
1820 /**
1821 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
1822 *
1823 * @vm: the requested vm
1824 * @ticket: CS ticket
1825 *
1826 * Trace all mappings of BOs reserved during a command submission.
1827 */
amdgpu_vm_bo_trace_cs(struct amdgpu_vm * vm,struct ww_acquire_ctx * ticket)1828 void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
1829 {
1830 struct amdgpu_bo_va_mapping *mapping;
1831
1832 if (!trace_amdgpu_vm_bo_cs_enabled())
1833 return;
1834
1835 for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
1836 mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
1837 if (mapping->bo_va && mapping->bo_va->base.bo) {
1838 struct amdgpu_bo *bo;
1839
1840 bo = mapping->bo_va->base.bo;
1841 if (dma_resv_locking_ctx(bo->tbo.base.resv) !=
1842 ticket)
1843 continue;
1844 }
1845
1846 trace_amdgpu_vm_bo_cs(mapping);
1847 }
1848 }
1849
1850 /**
1851 * amdgpu_vm_bo_del - remove a bo from a specific vm
1852 *
1853 * @adev: amdgpu_device pointer
1854 * @bo_va: requested bo_va
1855 *
1856 * Remove @bo_va->bo from the requested vm.
1857 *
1858 * Object have to be reserved!
1859 */
amdgpu_vm_bo_del(struct amdgpu_device * adev,struct amdgpu_bo_va * bo_va)1860 void amdgpu_vm_bo_del(struct amdgpu_device *adev,
1861 struct amdgpu_bo_va *bo_va)
1862 {
1863 struct amdgpu_bo_va_mapping *mapping, *next;
1864 struct amdgpu_bo *bo = bo_va->base.bo;
1865 struct amdgpu_vm *vm = bo_va->base.vm;
1866 struct amdgpu_vm_bo_base **base;
1867
1868 dma_resv_assert_held(vm->root.bo->tbo.base.resv);
1869
1870 if (bo) {
1871 dma_resv_assert_held(bo->tbo.base.resv);
1872 if (bo->tbo.base.resv == vm->root.bo->tbo.base.resv)
1873 ttm_bo_set_bulk_move(&bo->tbo, NULL);
1874
1875 for (base = &bo_va->base.bo->vm_bo; *base;
1876 base = &(*base)->next) {
1877 if (*base != &bo_va->base)
1878 continue;
1879
1880 *base = bo_va->base.next;
1881 break;
1882 }
1883 }
1884
1885 spin_lock(&vm->status_lock);
1886 list_del(&bo_va->base.vm_status);
1887 spin_unlock(&vm->status_lock);
1888
1889 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
1890 list_del(&mapping->list);
1891 amdgpu_vm_it_remove(mapping, &vm->va);
1892 mapping->bo_va = NULL;
1893 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1894 list_add(&mapping->list, &vm->freed);
1895 }
1896 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
1897 list_del(&mapping->list);
1898 amdgpu_vm_it_remove(mapping, &vm->va);
1899 amdgpu_vm_free_mapping(adev, vm, mapping,
1900 bo_va->last_pt_update);
1901 }
1902
1903 dma_fence_put(bo_va->last_pt_update);
1904
1905 if (bo && bo_va->is_xgmi)
1906 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MIN);
1907
1908 kfree(bo_va);
1909 }
1910
1911 /**
1912 * amdgpu_vm_evictable - check if we can evict a VM
1913 *
1914 * @bo: A page table of the VM.
1915 *
1916 * Check if it is possible to evict a VM.
1917 */
amdgpu_vm_evictable(struct amdgpu_bo * bo)1918 bool amdgpu_vm_evictable(struct amdgpu_bo *bo)
1919 {
1920 struct amdgpu_vm_bo_base *bo_base = bo->vm_bo;
1921
1922 /* Page tables of a destroyed VM can go away immediately */
1923 if (!bo_base || !bo_base->vm)
1924 return true;
1925
1926 /* Don't evict VM page tables while they are busy */
1927 if (!dma_resv_test_signaled(bo->tbo.base.resv, DMA_RESV_USAGE_BOOKKEEP))
1928 return false;
1929
1930 /* Try to block ongoing updates */
1931 if (!amdgpu_vm_eviction_trylock(bo_base->vm))
1932 return false;
1933
1934 /* Don't evict VM page tables while they are updated */
1935 if (!dma_fence_is_signaled(bo_base->vm->last_unlocked)) {
1936 amdgpu_vm_eviction_unlock(bo_base->vm);
1937 return false;
1938 }
1939
1940 bo_base->vm->evicting = true;
1941 amdgpu_vm_eviction_unlock(bo_base->vm);
1942 return true;
1943 }
1944
1945 /**
1946 * amdgpu_vm_bo_invalidate - mark the bo as invalid
1947 *
1948 * @adev: amdgpu_device pointer
1949 * @bo: amdgpu buffer object
1950 * @evicted: is the BO evicted
1951 *
1952 * Mark @bo as invalid.
1953 */
amdgpu_vm_bo_invalidate(struct amdgpu_device * adev,struct amdgpu_bo * bo,bool evicted)1954 void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
1955 struct amdgpu_bo *bo, bool evicted)
1956 {
1957 struct amdgpu_vm_bo_base *bo_base;
1958
1959 /* shadow bo doesn't have bo base, its validation needs its parent */
1960 if (bo->parent && (amdgpu_bo_shadowed(bo->parent) == bo))
1961 bo = bo->parent;
1962
1963 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
1964 struct amdgpu_vm *vm = bo_base->vm;
1965
1966 if (evicted && bo->tbo.base.resv == vm->root.bo->tbo.base.resv) {
1967 amdgpu_vm_bo_evicted(bo_base);
1968 continue;
1969 }
1970
1971 if (bo_base->moved)
1972 continue;
1973 bo_base->moved = true;
1974
1975 if (bo->tbo.type == ttm_bo_type_kernel)
1976 amdgpu_vm_bo_relocated(bo_base);
1977 else if (bo->tbo.base.resv == vm->root.bo->tbo.base.resv)
1978 amdgpu_vm_bo_moved(bo_base);
1979 else
1980 amdgpu_vm_bo_invalidated(bo_base);
1981 }
1982 }
1983
1984 /**
1985 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
1986 *
1987 * @vm_size: VM size
1988 *
1989 * Returns:
1990 * VM page table as power of two
1991 */
amdgpu_vm_get_block_size(uint64_t vm_size)1992 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
1993 {
1994 /* Total bits covered by PD + PTs */
1995 unsigned bits = ilog2(vm_size) + 18;
1996
1997 /* Make sure the PD is 4K in size up to 8GB address space.
1998 Above that split equal between PD and PTs */
1999 if (vm_size <= 8)
2000 return (bits - 9);
2001 else
2002 return ((bits + 3) / 2);
2003 }
2004
2005 /**
2006 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2007 *
2008 * @adev: amdgpu_device pointer
2009 * @min_vm_size: the minimum vm size in GB if it's set auto
2010 * @fragment_size_default: Default PTE fragment size
2011 * @max_level: max VMPT level
2012 * @max_bits: max address space size in bits
2013 *
2014 */
amdgpu_vm_adjust_size(struct amdgpu_device * adev,uint32_t min_vm_size,uint32_t fragment_size_default,unsigned max_level,unsigned max_bits)2015 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2016 uint32_t fragment_size_default, unsigned max_level,
2017 unsigned max_bits)
2018 {
2019 unsigned int max_size = 1 << (max_bits - 30);
2020 unsigned int vm_size;
2021 uint64_t tmp;
2022
2023 /* adjust vm size first */
2024 if (amdgpu_vm_size != -1) {
2025 vm_size = amdgpu_vm_size;
2026 if (vm_size > max_size) {
2027 dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2028 amdgpu_vm_size, max_size);
2029 vm_size = max_size;
2030 }
2031 } else {
2032 struct sysinfo si;
2033 unsigned int phys_ram_gb;
2034
2035 /* Optimal VM size depends on the amount of physical
2036 * RAM available. Underlying requirements and
2037 * assumptions:
2038 *
2039 * - Need to map system memory and VRAM from all GPUs
2040 * - VRAM from other GPUs not known here
2041 * - Assume VRAM <= system memory
2042 * - On GFX8 and older, VM space can be segmented for
2043 * different MTYPEs
2044 * - Need to allow room for fragmentation, guard pages etc.
2045 *
2046 * This adds up to a rough guess of system memory x3.
2047 * Round up to power of two to maximize the available
2048 * VM size with the given page table size.
2049 */
2050 si_meminfo(&si);
2051 phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
2052 (1 << 30) - 1) >> 30;
2053 vm_size = roundup_pow_of_two(
2054 min(max(phys_ram_gb * 3, min_vm_size), max_size));
2055 }
2056
2057 adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2058
2059 tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2060 if (amdgpu_vm_block_size != -1)
2061 tmp >>= amdgpu_vm_block_size - 9;
2062 tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2063 adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2064 switch (adev->vm_manager.num_level) {
2065 case 3:
2066 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2067 break;
2068 case 2:
2069 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2070 break;
2071 case 1:
2072 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2073 break;
2074 default:
2075 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2076 }
2077 /* block size depends on vm size and hw setup*/
2078 if (amdgpu_vm_block_size != -1)
2079 adev->vm_manager.block_size =
2080 min((unsigned)amdgpu_vm_block_size, max_bits
2081 - AMDGPU_GPU_PAGE_SHIFT
2082 - 9 * adev->vm_manager.num_level);
2083 else if (adev->vm_manager.num_level > 1)
2084 adev->vm_manager.block_size = 9;
2085 else
2086 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2087
2088 if (amdgpu_vm_fragment_size == -1)
2089 adev->vm_manager.fragment_size = fragment_size_default;
2090 else
2091 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2092
2093 DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2094 vm_size, adev->vm_manager.num_level + 1,
2095 adev->vm_manager.block_size,
2096 adev->vm_manager.fragment_size);
2097 }
2098
2099 /**
2100 * amdgpu_vm_wait_idle - wait for the VM to become idle
2101 *
2102 * @vm: VM object to wait for
2103 * @timeout: timeout to wait for VM to become idle
2104 */
amdgpu_vm_wait_idle(struct amdgpu_vm * vm,long timeout)2105 long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout)
2106 {
2107 timeout = dma_resv_wait_timeout(vm->root.bo->tbo.base.resv,
2108 DMA_RESV_USAGE_BOOKKEEP,
2109 true, timeout);
2110 if (timeout <= 0)
2111 return timeout;
2112
2113 return dma_fence_wait_timeout(vm->last_unlocked, true, timeout);
2114 }
2115
2116 /**
2117 * amdgpu_vm_init - initialize a vm instance
2118 *
2119 * @adev: amdgpu_device pointer
2120 * @vm: requested vm
2121 * @xcp_id: GPU partition selection id
2122 *
2123 * Init @vm fields.
2124 *
2125 * Returns:
2126 * 0 for success, error for failure.
2127 */
amdgpu_vm_init(struct amdgpu_device * adev,struct amdgpu_vm * vm,int32_t xcp_id)2128 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm, int32_t xcp_id)
2129 {
2130 struct amdgpu_bo *root_bo;
2131 struct amdgpu_bo_vm *root;
2132 int r, i;
2133
2134 vm->va = RB_ROOT_CACHED;
2135 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2136 vm->reserved_vmid[i] = NULL;
2137 INIT_LIST_HEAD(&vm->evicted);
2138 INIT_LIST_HEAD(&vm->relocated);
2139 INIT_LIST_HEAD(&vm->moved);
2140 INIT_LIST_HEAD(&vm->idle);
2141 INIT_LIST_HEAD(&vm->invalidated);
2142 spin_lock_init(&vm->status_lock);
2143 INIT_LIST_HEAD(&vm->freed);
2144 INIT_LIST_HEAD(&vm->done);
2145 INIT_LIST_HEAD(&vm->pt_freed);
2146 INIT_WORK(&vm->pt_free_work, amdgpu_vm_pt_free_work);
2147
2148 r = amdgpu_vm_init_entities(adev, vm);
2149 if (r)
2150 return r;
2151
2152 vm->pte_support_ats = false;
2153 vm->is_compute_context = false;
2154
2155 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2156 AMDGPU_VM_USE_CPU_FOR_GFX);
2157
2158 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2159 vm->use_cpu_for_update ? "CPU" : "SDMA");
2160 WARN_ONCE((vm->use_cpu_for_update &&
2161 !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2162 "CPU update of VM recommended only for large BAR system\n");
2163
2164 if (vm->use_cpu_for_update)
2165 vm->update_funcs = &amdgpu_vm_cpu_funcs;
2166 else
2167 vm->update_funcs = &amdgpu_vm_sdma_funcs;
2168
2169 vm->last_update = dma_fence_get_stub();
2170 vm->last_unlocked = dma_fence_get_stub();
2171 vm->last_tlb_flush = dma_fence_get_stub();
2172 vm->generation = 0;
2173
2174 mutex_init(&vm->eviction_lock);
2175 vm->evicting = false;
2176
2177 r = amdgpu_vm_pt_create(adev, vm, adev->vm_manager.root_level,
2178 false, &root, xcp_id);
2179 if (r)
2180 goto error_free_delayed;
2181 root_bo = &root->bo;
2182 r = amdgpu_bo_reserve(root_bo, true);
2183 if (r)
2184 goto error_free_root;
2185
2186 r = dma_resv_reserve_fences(root_bo->tbo.base.resv, 1);
2187 if (r)
2188 goto error_unreserve;
2189
2190 amdgpu_vm_bo_base_init(&vm->root, vm, root_bo);
2191
2192 r = amdgpu_vm_pt_clear(adev, vm, root, false);
2193 if (r)
2194 goto error_unreserve;
2195
2196 amdgpu_bo_unreserve(vm->root.bo);
2197
2198 INIT_KFIFO(vm->faults);
2199
2200 return 0;
2201
2202 error_unreserve:
2203 amdgpu_bo_unreserve(vm->root.bo);
2204
2205 error_free_root:
2206 amdgpu_bo_unref(&root->shadow);
2207 amdgpu_bo_unref(&root_bo);
2208 vm->root.bo = NULL;
2209
2210 error_free_delayed:
2211 dma_fence_put(vm->last_tlb_flush);
2212 dma_fence_put(vm->last_unlocked);
2213 amdgpu_vm_fini_entities(vm);
2214
2215 return r;
2216 }
2217
2218 /**
2219 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2220 *
2221 * @adev: amdgpu_device pointer
2222 * @vm: requested vm
2223 *
2224 * This only works on GFX VMs that don't have any BOs added and no
2225 * page tables allocated yet.
2226 *
2227 * Changes the following VM parameters:
2228 * - use_cpu_for_update
2229 * - pte_supports_ats
2230 *
2231 * Reinitializes the page directory to reflect the changed ATS
2232 * setting.
2233 *
2234 * Returns:
2235 * 0 for success, -errno for errors.
2236 */
amdgpu_vm_make_compute(struct amdgpu_device * adev,struct amdgpu_vm * vm)2237 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2238 {
2239 bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2240 int r;
2241
2242 r = amdgpu_bo_reserve(vm->root.bo, true);
2243 if (r)
2244 return r;
2245
2246 /* Check if PD needs to be reinitialized and do it before
2247 * changing any other state, in case it fails.
2248 */
2249 if (pte_support_ats != vm->pte_support_ats) {
2250 /* Sanity checks */
2251 if (!amdgpu_vm_pt_is_root_clean(adev, vm)) {
2252 r = -EINVAL;
2253 goto unreserve_bo;
2254 }
2255
2256 vm->pte_support_ats = pte_support_ats;
2257 r = amdgpu_vm_pt_clear(adev, vm, to_amdgpu_bo_vm(vm->root.bo),
2258 false);
2259 if (r)
2260 goto unreserve_bo;
2261 }
2262
2263 /* Update VM state */
2264 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2265 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2266 DRM_DEBUG_DRIVER("VM update mode is %s\n",
2267 vm->use_cpu_for_update ? "CPU" : "SDMA");
2268 WARN_ONCE((vm->use_cpu_for_update &&
2269 !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2270 "CPU update of VM recommended only for large BAR system\n");
2271
2272 if (vm->use_cpu_for_update) {
2273 /* Sync with last SDMA update/clear before switching to CPU */
2274 r = amdgpu_bo_sync_wait(vm->root.bo,
2275 AMDGPU_FENCE_OWNER_UNDEFINED, true);
2276 if (r)
2277 goto unreserve_bo;
2278
2279 vm->update_funcs = &amdgpu_vm_cpu_funcs;
2280 r = amdgpu_vm_pt_map_tables(adev, vm);
2281 if (r)
2282 goto unreserve_bo;
2283
2284 } else {
2285 vm->update_funcs = &amdgpu_vm_sdma_funcs;
2286 }
2287
2288 dma_fence_put(vm->last_update);
2289 vm->last_update = dma_fence_get_stub();
2290 vm->is_compute_context = true;
2291
2292 /* Free the shadow bo for compute VM */
2293 amdgpu_bo_unref(&to_amdgpu_bo_vm(vm->root.bo)->shadow);
2294
2295 goto unreserve_bo;
2296
2297 unreserve_bo:
2298 amdgpu_bo_unreserve(vm->root.bo);
2299 return r;
2300 }
2301
2302 /**
2303 * amdgpu_vm_release_compute - release a compute vm
2304 * @adev: amdgpu_device pointer
2305 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
2306 *
2307 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
2308 * pasid from vm. Compute should stop use of vm after this call.
2309 */
amdgpu_vm_release_compute(struct amdgpu_device * adev,struct amdgpu_vm * vm)2310 void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2311 {
2312 amdgpu_vm_set_pasid(adev, vm, 0);
2313 vm->is_compute_context = false;
2314 }
2315
2316 /**
2317 * amdgpu_vm_fini - tear down a vm instance
2318 *
2319 * @adev: amdgpu_device pointer
2320 * @vm: requested vm
2321 *
2322 * Tear down @vm.
2323 * Unbind the VM and remove all bos from the vm bo list
2324 */
amdgpu_vm_fini(struct amdgpu_device * adev,struct amdgpu_vm * vm)2325 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2326 {
2327 struct amdgpu_bo_va_mapping *mapping, *tmp;
2328 bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2329 struct amdgpu_bo *root;
2330 unsigned long flags;
2331 int i;
2332
2333 amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
2334
2335 flush_work(&vm->pt_free_work);
2336
2337 root = amdgpu_bo_ref(vm->root.bo);
2338 amdgpu_bo_reserve(root, true);
2339 amdgpu_vm_set_pasid(adev, vm, 0);
2340 dma_fence_wait(vm->last_unlocked, false);
2341 dma_fence_put(vm->last_unlocked);
2342 dma_fence_wait(vm->last_tlb_flush, false);
2343 /* Make sure that all fence callbacks have completed */
2344 spin_lock_irqsave(vm->last_tlb_flush->lock, flags);
2345 spin_unlock_irqrestore(vm->last_tlb_flush->lock, flags);
2346 dma_fence_put(vm->last_tlb_flush);
2347
2348 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2349 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2350 amdgpu_vm_prt_fini(adev, vm);
2351 prt_fini_needed = false;
2352 }
2353
2354 list_del(&mapping->list);
2355 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
2356 }
2357
2358 amdgpu_vm_pt_free_root(adev, vm);
2359 amdgpu_bo_unreserve(root);
2360 amdgpu_bo_unref(&root);
2361 WARN_ON(vm->root.bo);
2362
2363 amdgpu_vm_fini_entities(vm);
2364
2365 if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
2366 dev_err(adev->dev, "still active bo inside vm\n");
2367 }
2368 rbtree_postorder_for_each_entry_safe(mapping, tmp,
2369 &vm->va.rb_root, rb) {
2370 /* Don't remove the mapping here, we don't want to trigger a
2371 * rebalance and the tree is about to be destroyed anyway.
2372 */
2373 list_del(&mapping->list);
2374 kfree(mapping);
2375 }
2376
2377 dma_fence_put(vm->last_update);
2378
2379 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++) {
2380 if (vm->reserved_vmid[i]) {
2381 amdgpu_vmid_free_reserved(adev, i);
2382 vm->reserved_vmid[i] = false;
2383 }
2384 }
2385
2386 }
2387
2388 /**
2389 * amdgpu_vm_manager_init - init the VM manager
2390 *
2391 * @adev: amdgpu_device pointer
2392 *
2393 * Initialize the VM manager structures
2394 */
amdgpu_vm_manager_init(struct amdgpu_device * adev)2395 void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2396 {
2397 unsigned i;
2398
2399 /* Concurrent flushes are only possible starting with Vega10 and
2400 * are broken on Navi10 and Navi14.
2401 */
2402 adev->vm_manager.concurrent_flush = !(adev->asic_type < CHIP_VEGA10 ||
2403 adev->asic_type == CHIP_NAVI10 ||
2404 adev->asic_type == CHIP_NAVI14);
2405 amdgpu_vmid_mgr_init(adev);
2406
2407 adev->vm_manager.fence_context =
2408 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2409 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
2410 adev->vm_manager.seqno[i] = 0;
2411
2412 spin_lock_init(&adev->vm_manager.prt_lock);
2413 atomic_set(&adev->vm_manager.num_prt_users, 0);
2414
2415 /* If not overridden by the user, by default, only in large BAR systems
2416 * Compute VM tables will be updated by CPU
2417 */
2418 #ifdef CONFIG_X86_64
2419 if (amdgpu_vm_update_mode == -1) {
2420 /* For asic with VF MMIO access protection
2421 * avoid using CPU for VM table updates
2422 */
2423 if (amdgpu_gmc_vram_full_visible(&adev->gmc) &&
2424 !amdgpu_sriov_vf_mmio_access_protection(adev))
2425 adev->vm_manager.vm_update_mode =
2426 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
2427 else
2428 adev->vm_manager.vm_update_mode = 0;
2429 } else
2430 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
2431 #else
2432 adev->vm_manager.vm_update_mode = 0;
2433 #endif
2434
2435 xa_init_flags(&adev->vm_manager.pasids, XA_FLAGS_LOCK_IRQ);
2436 }
2437
2438 /**
2439 * amdgpu_vm_manager_fini - cleanup VM manager
2440 *
2441 * @adev: amdgpu_device pointer
2442 *
2443 * Cleanup the VM manager and free resources.
2444 */
amdgpu_vm_manager_fini(struct amdgpu_device * adev)2445 void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
2446 {
2447 WARN_ON(!xa_empty(&adev->vm_manager.pasids));
2448 xa_destroy(&adev->vm_manager.pasids);
2449
2450 amdgpu_vmid_mgr_fini(adev);
2451 }
2452
2453 /**
2454 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
2455 *
2456 * @dev: drm device pointer
2457 * @data: drm_amdgpu_vm
2458 * @filp: drm file pointer
2459 *
2460 * Returns:
2461 * 0 for success, -errno for errors.
2462 */
amdgpu_vm_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)2463 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
2464 {
2465 union drm_amdgpu_vm *args = data;
2466 struct amdgpu_device *adev = drm_to_adev(dev);
2467 struct amdgpu_fpriv *fpriv = filp->driver_priv;
2468
2469 /* No valid flags defined yet */
2470 if (args->in.flags)
2471 return -EINVAL;
2472
2473 switch (args->in.op) {
2474 case AMDGPU_VM_OP_RESERVE_VMID:
2475 /* We only have requirement to reserve vmid from gfxhub */
2476 if (!fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) {
2477 amdgpu_vmid_alloc_reserved(adev, AMDGPU_GFXHUB(0));
2478 fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = true;
2479 }
2480
2481 break;
2482 case AMDGPU_VM_OP_UNRESERVE_VMID:
2483 if (fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)]) {
2484 amdgpu_vmid_free_reserved(adev, AMDGPU_GFXHUB(0));
2485 fpriv->vm.reserved_vmid[AMDGPU_GFXHUB(0)] = false;
2486 }
2487 break;
2488 default:
2489 return -EINVAL;
2490 }
2491
2492 return 0;
2493 }
2494
2495 /**
2496 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
2497 *
2498 * @adev: drm device pointer
2499 * @pasid: PASID identifier for VM
2500 * @task_info: task_info to fill.
2501 */
amdgpu_vm_get_task_info(struct amdgpu_device * adev,u32 pasid,struct amdgpu_task_info * task_info)2502 void amdgpu_vm_get_task_info(struct amdgpu_device *adev, u32 pasid,
2503 struct amdgpu_task_info *task_info)
2504 {
2505 struct amdgpu_vm *vm;
2506 unsigned long flags;
2507
2508 xa_lock_irqsave(&adev->vm_manager.pasids, flags);
2509
2510 vm = xa_load(&adev->vm_manager.pasids, pasid);
2511 if (vm)
2512 *task_info = vm->task_info;
2513
2514 xa_unlock_irqrestore(&adev->vm_manager.pasids, flags);
2515 }
2516
2517 /**
2518 * amdgpu_vm_set_task_info - Sets VMs task info.
2519 *
2520 * @vm: vm for which to set the info
2521 */
amdgpu_vm_set_task_info(struct amdgpu_vm * vm)2522 void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
2523 {
2524 if (vm->task_info.pid)
2525 return;
2526
2527 vm->task_info.pid = current->pid;
2528 get_task_comm(vm->task_info.task_name, current);
2529
2530 if (current->group_leader->mm != current->mm)
2531 return;
2532
2533 vm->task_info.tgid = current->group_leader->pid;
2534 get_task_comm(vm->task_info.process_name, current->group_leader);
2535 }
2536
2537 /**
2538 * amdgpu_vm_handle_fault - graceful handling of VM faults.
2539 * @adev: amdgpu device pointer
2540 * @pasid: PASID of the VM
2541 * @vmid: VMID, only used for GFX 9.4.3.
2542 * @node_id: Node_id received in IH cookie. Only applicable for
2543 * GFX 9.4.3.
2544 * @addr: Address of the fault
2545 * @write_fault: true is write fault, false is read fault
2546 *
2547 * Try to gracefully handle a VM fault. Return true if the fault was handled and
2548 * shouldn't be reported any more.
2549 */
amdgpu_vm_handle_fault(struct amdgpu_device * adev,u32 pasid,u32 vmid,u32 node_id,uint64_t addr,bool write_fault)2550 bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, u32 pasid,
2551 u32 vmid, u32 node_id, uint64_t addr,
2552 bool write_fault)
2553 {
2554 bool is_compute_context = false;
2555 struct amdgpu_bo *root;
2556 unsigned long irqflags;
2557 uint64_t value, flags;
2558 struct amdgpu_vm *vm;
2559 int r;
2560
2561 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags);
2562 vm = xa_load(&adev->vm_manager.pasids, pasid);
2563 if (vm) {
2564 root = amdgpu_bo_ref(vm->root.bo);
2565 is_compute_context = vm->is_compute_context;
2566 } else {
2567 root = NULL;
2568 }
2569 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags);
2570
2571 if (!root)
2572 return false;
2573
2574 addr /= AMDGPU_GPU_PAGE_SIZE;
2575
2576 if (is_compute_context && !svm_range_restore_pages(adev, pasid, vmid,
2577 node_id, addr, write_fault)) {
2578 amdgpu_bo_unref(&root);
2579 return true;
2580 }
2581
2582 r = amdgpu_bo_reserve(root, true);
2583 if (r)
2584 goto error_unref;
2585
2586 /* Double check that the VM still exists */
2587 xa_lock_irqsave(&adev->vm_manager.pasids, irqflags);
2588 vm = xa_load(&adev->vm_manager.pasids, pasid);
2589 if (vm && vm->root.bo != root)
2590 vm = NULL;
2591 xa_unlock_irqrestore(&adev->vm_manager.pasids, irqflags);
2592 if (!vm)
2593 goto error_unlock;
2594
2595 flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED |
2596 AMDGPU_PTE_SYSTEM;
2597
2598 if (is_compute_context) {
2599 /* Intentionally setting invalid PTE flag
2600 * combination to force a no-retry-fault
2601 */
2602 flags = AMDGPU_VM_NORETRY_FLAGS;
2603 value = 0;
2604 } else if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) {
2605 /* Redirect the access to the dummy page */
2606 value = adev->dummy_page_addr;
2607 flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE |
2608 AMDGPU_PTE_WRITEABLE;
2609
2610 } else {
2611 /* Let the hw retry silently on the PTE */
2612 value = 0;
2613 }
2614
2615 r = dma_resv_reserve_fences(root->tbo.base.resv, 1);
2616 if (r) {
2617 pr_debug("failed %d to reserve fence slot\n", r);
2618 goto error_unlock;
2619 }
2620
2621 r = amdgpu_vm_update_range(adev, vm, true, false, false, NULL, addr,
2622 addr, flags, value, 0, NULL, NULL, NULL);
2623 if (r)
2624 goto error_unlock;
2625
2626 r = amdgpu_vm_update_pdes(adev, vm, true);
2627
2628 error_unlock:
2629 amdgpu_bo_unreserve(root);
2630 if (r < 0)
2631 DRM_ERROR("Can't handle page fault (%d)\n", r);
2632
2633 error_unref:
2634 amdgpu_bo_unref(&root);
2635
2636 return false;
2637 }
2638
2639 #if defined(CONFIG_DEBUG_FS)
2640 /**
2641 * amdgpu_debugfs_vm_bo_info - print BO info for the VM
2642 *
2643 * @vm: Requested VM for printing BO info
2644 * @m: debugfs file
2645 *
2646 * Print BO information in debugfs file for the VM
2647 */
amdgpu_debugfs_vm_bo_info(struct amdgpu_vm * vm,struct seq_file * m)2648 void amdgpu_debugfs_vm_bo_info(struct amdgpu_vm *vm, struct seq_file *m)
2649 {
2650 struct amdgpu_bo_va *bo_va, *tmp;
2651 u64 total_idle = 0;
2652 u64 total_evicted = 0;
2653 u64 total_relocated = 0;
2654 u64 total_moved = 0;
2655 u64 total_invalidated = 0;
2656 u64 total_done = 0;
2657 unsigned int total_idle_objs = 0;
2658 unsigned int total_evicted_objs = 0;
2659 unsigned int total_relocated_objs = 0;
2660 unsigned int total_moved_objs = 0;
2661 unsigned int total_invalidated_objs = 0;
2662 unsigned int total_done_objs = 0;
2663 unsigned int id = 0;
2664
2665 spin_lock(&vm->status_lock);
2666 seq_puts(m, "\tIdle BOs:\n");
2667 list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status) {
2668 if (!bo_va->base.bo)
2669 continue;
2670 total_idle += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2671 }
2672 total_idle_objs = id;
2673 id = 0;
2674
2675 seq_puts(m, "\tEvicted BOs:\n");
2676 list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status) {
2677 if (!bo_va->base.bo)
2678 continue;
2679 total_evicted += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2680 }
2681 total_evicted_objs = id;
2682 id = 0;
2683
2684 seq_puts(m, "\tRelocated BOs:\n");
2685 list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status) {
2686 if (!bo_va->base.bo)
2687 continue;
2688 total_relocated += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2689 }
2690 total_relocated_objs = id;
2691 id = 0;
2692
2693 seq_puts(m, "\tMoved BOs:\n");
2694 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
2695 if (!bo_va->base.bo)
2696 continue;
2697 total_moved += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2698 }
2699 total_moved_objs = id;
2700 id = 0;
2701
2702 seq_puts(m, "\tInvalidated BOs:\n");
2703 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status) {
2704 if (!bo_va->base.bo)
2705 continue;
2706 total_invalidated += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2707 }
2708 total_invalidated_objs = id;
2709 id = 0;
2710
2711 seq_puts(m, "\tDone BOs:\n");
2712 list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status) {
2713 if (!bo_va->base.bo)
2714 continue;
2715 total_done += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
2716 }
2717 spin_unlock(&vm->status_lock);
2718 total_done_objs = id;
2719
2720 seq_printf(m, "\tTotal idle size: %12lld\tobjs:\t%d\n", total_idle,
2721 total_idle_objs);
2722 seq_printf(m, "\tTotal evicted size: %12lld\tobjs:\t%d\n", total_evicted,
2723 total_evicted_objs);
2724 seq_printf(m, "\tTotal relocated size: %12lld\tobjs:\t%d\n", total_relocated,
2725 total_relocated_objs);
2726 seq_printf(m, "\tTotal moved size: %12lld\tobjs:\t%d\n", total_moved,
2727 total_moved_objs);
2728 seq_printf(m, "\tTotal invalidated size: %12lld\tobjs:\t%d\n", total_invalidated,
2729 total_invalidated_objs);
2730 seq_printf(m, "\tTotal done size: %12lld\tobjs:\t%d\n", total_done,
2731 total_done_objs);
2732 }
2733 #endif
2734