Home
last modified time | relevance | path

Searched defs:_name (Results 1 – 25 of 551) sorted by relevance

12345678910>>...23

/Linux-v5.15/drivers/staging/r8188eu/include/
Dodm_interface.h15 #define _reg_all(_name) ODM_##_name argument
16 #define _reg_ic(_name, _ic) ODM_##_name##_ic argument
17 #define _bit_all(_name) BIT_##_name argument
18 #define _bit_ic(_name, _ic) BIT_##_name##_ic argument
30 #define _reg_11N(_name) ODM_REG_##_name##_11N argument
31 #define _reg_11AC(_name) ODM_REG_##_name##_11AC argument
32 #define _bit_11N(_name) ODM_BIT_##_name##_11N argument
33 #define _bit_11AC(_name) ODM_BIT_##_name##_11AC argument
35 #define _cat(_name, _ic_type, _func) \ argument
45 #define ODM_REG(_name, _pDM_Odm) _cat(_name, _pDM_Odm->SupportICType, _reg) argument
[all …]
/Linux-v5.15/drivers/staging/rtl8723bs/hal/
Dodm_interface.h16 #define _reg_all(_name) ODM_##_name argument
17 #define _reg_ic(_name, _ic) ODM_##_name##_ic argument
18 #define _bit_all(_name) BIT_##_name argument
19 #define _bit_ic(_name, _ic) BIT_##_name##_ic argument
29 #define _reg_11N(_name) ODM_REG_##_name##_11N argument
30 #define _bit_11N(_name) ODM_BIT_##_name##_11N argument
32 #define _cat(_name, _ic_type, _func) _func##_11N(_name) argument
37 #define ODM_REG(_name, _pDM_Odm) _cat(_name, _pDM_Odm->SupportICType, _reg) argument
38 #define ODM_BIT(_name, _pDM_Odm) _cat(_name, _pDM_Odm->SupportICType, _bit) argument
/Linux-v5.15/include/linux/
Dhwmon-sysfs.h19 #define SENSOR_ATTR(_name, _mode, _show, _store, _index) \ argument
23 #define SENSOR_ATTR_RO(_name, _func, _index) \ argument
26 #define SENSOR_ATTR_RW(_name, _func, _index) \ argument
29 #define SENSOR_ATTR_WO(_name, _func, _index) \ argument
32 #define SENSOR_DEVICE_ATTR(_name, _mode, _show, _store, _index) \ argument
36 #define SENSOR_DEVICE_ATTR_RO(_name, _func, _index) \ argument
39 #define SENSOR_DEVICE_ATTR_RW(_name, _func, _index) \ argument
42 #define SENSOR_DEVICE_ATTR_WO(_name, _func, _index) \ argument
53 #define SENSOR_ATTR_2(_name, _mode, _show, _store, _nr, _index) \ argument
58 #define SENSOR_ATTR_2_RO(_name, _func, _nr, _index) \ argument
[all …]
Dsysfs.h101 #define __ATTR(_name, _mode, _show, _store) { \ argument
108 #define __ATTR_PREALLOC(_name, _mode, _show, _store) { \ argument
115 #define __ATTR_RO(_name) { \ argument
120 #define __ATTR_RO_MODE(_name, _mode) { \ argument
126 #define __ATTR_RW_MODE(_name, _mode) { \ argument
133 #define __ATTR_WO(_name) { \ argument
138 #define __ATTR_RW(_name) __ATTR(_name, 0644, _name##_show, _name##_store) argument
143 #define __ATTR_IGNORE_LOCKDEP(_name, _mode, _show, _store) { \ argument
153 #define __ATTRIBUTE_GROUPS(_name) \ argument
159 #define ATTRIBUTE_GROUPS(_name) \ argument
[all …]
/Linux-v5.15/include/linux/iio/
Dsysfs.h54 #define IIO_ATTR(_name, _mode, _show, _store, _addr) \ argument
58 #define IIO_ATTR_RO(_name, _addr) \ argument
62 #define IIO_ATTR_WO(_name, _addr) \ argument
66 #define IIO_ATTR_RW(_name, _addr) \ argument
70 #define IIO_DEVICE_ATTR(_name, _mode, _show, _store, _addr) \ argument
74 #define IIO_DEVICE_ATTR_RO(_name, _addr) \ argument
78 #define IIO_DEVICE_ATTR_WO(_name, _addr) \ argument
82 #define IIO_DEVICE_ATTR_RW(_name, _addr) \ argument
86 #define IIO_DEVICE_ATTR_NAMED(_vname, _name, _mode, _show, _store, _addr) \ argument
90 #define IIO_CONST_ATTR(_name, _string) \ argument
[all …]
/Linux-v5.15/drivers/clk/sprd/
Dgate.h31 #define SPRD_SC_GATE_CLK_HW_INIT_FN(_struct, _name, _parent, _reg, \ argument
47 #define SPRD_SC_GATE_CLK_OPS_UDELAY(_struct, _name, _parent, _reg, \ argument
54 #define SPRD_SC_GATE_CLK_OPS(_struct, _name, _parent, _reg, _sc_offset, \ argument
60 #define SPRD_SC_GATE_CLK(_struct, _name, _parent, _reg, _sc_offset, \ argument
66 #define SPRD_GATE_CLK(_struct, _name, _parent, _reg, \ argument
72 #define SPRD_PLL_SC_GATE_CLK(_struct, _name, _parent, _reg, _sc_offset, \ argument
81 #define SPRD_SC_GATE_CLK_HW_OPS_UDELAY(_struct, _name, _parent, _reg, \ argument
90 #define SPRD_SC_GATE_CLK_HW_OPS(_struct, _name, _parent, _reg, \ argument
97 #define SPRD_SC_GATE_CLK_HW(_struct, _name, _parent, _reg, \ argument
104 #define SPRD_GATE_CLK_HW(_struct, _name, _parent, _reg, \ argument
[all …]
/Linux-v5.15/sound/soc/mediatek/mt8195/
Dmt8195-audsys-clk.c28 #define GATE_AFE_FLAGS(_id, _name, _parent, _reg, _bit, _flags, _cgflags) {\ argument
38 #define GATE_AFE(_id, _name, _parent, _reg, _bit) \ argument
42 #define GATE_AUD0(_id, _name, _parent, _bit) \ argument
45 #define GATE_AUD1(_id, _name, _parent, _bit) \ argument
48 #define GATE_AUD3(_id, _name, _parent, _bit) \ argument
51 #define GATE_AUD4(_id, _name, _parent, _bit) \ argument
54 #define GATE_AUD5(_id, _name, _parent, _bit) \ argument
57 #define GATE_AUD6(_id, _name, _parent, _bit) \ argument
/Linux-v5.15/drivers/clk/meson/
Daxg-audio.c23 #define AUD_GATE(_name, _reg, _bit, _pname, _iflags) { \ argument
37 #define AUD_MUX(_name, _reg, _mask, _shift, _dflags, _pdata, _iflags) { \ argument
53 #define AUD_DIV(_name, _reg, _shift, _width, _dflags, _pname, _iflags) { \ argument
69 #define AUD_PCLK_GATE(_name, _reg, _bit) { \ argument
82 #define AUD_SCLK_DIV(_name, _reg, _div_shift, _div_width, \ argument
105 #define AUD_TRIPHASE(_name, _reg, _width, _shift0, _shift1, _shift2, \ argument
133 #define AUD_PHASE(_name, _reg, _width, _shift, _pname, _iflags) { \ argument
150 #define AUD_SCLK_WS(_name, _reg, _width, _shift_ph, _shift_ws, _pname, \ argument
185 #define AUD_MST_MUX(_name, _reg, _flag) \ argument
188 #define AUD_MST_DIV(_name, _reg, _flag) \ argument
[all …]
/Linux-v5.15/include/rdma/
Dib_sysfs.h21 #define IB_PORT_ATTR_RW(_name) \ argument
24 #define IB_PORT_ATTR_ADMIN_RW(_name) \ argument
28 #define IB_PORT_ATTR_RO(_name) \ argument
31 #define IB_PORT_ATTR_WO(_name) \ argument
/Linux-v5.15/fs/ext4/
Dsysfs.c138 #define EXT4_ATTR(_name,_mode,_id) \ argument
144 #define EXT4_ATTR_FUNC(_name,_mode) EXT4_ATTR(_name,_mode,_name) argument
146 #define EXT4_ATTR_FEATURE(_name) EXT4_ATTR(_name, 0444, feature) argument
148 #define EXT4_ATTR_OFFSET(_name,_mode,_id,_struct,_elname) \ argument
158 #define EXT4_ATTR_STRING(_name,_mode,_size,_struct,_elname) \ argument
169 #define EXT4_RO_ATTR_ES_UI(_name,_elname) \ argument
172 #define EXT4_RO_ATTR_ES_U8(_name,_elname) \ argument
175 #define EXT4_RO_ATTR_ES_U64(_name,_elname) \ argument
178 #define EXT4_RO_ATTR_ES_STRING(_name,_elname,_size) \ argument
181 #define EXT4_RW_ATTR_SBI_UI(_name,_elname) \ argument
[all …]
/Linux-v5.15/drivers/clk/mediatek/
Dclk-mt8167.c657 #define DIV_ADJ(_id, _name, _parent, _reg, _shift, _width) { \ argument
687 #define DIV_ADJ_FLAG(_id, _name, _parent, _reg, _shift, _width, _flag) { \ argument
738 #define GATE_TOP0(_id, _name, _parent, _shift) { \ argument
747 #define GATE_TOP0_I(_id, _name, _parent, _shift) { \ argument
756 #define GATE_TOP1(_id, _name, _parent, _shift) { \ argument
765 #define GATE_TOP2(_id, _name, _parent, _shift) { \ argument
774 #define GATE_TOP2_I(_id, _name, _parent, _shift) { \ argument
783 #define GATE_TOP3(_id, _name, _parent, _shift) { \ argument
792 #define GATE_TOP4_I(_id, _name, _parent, _shift) { \ argument
801 #define GATE_TOP5(_id, _name, _parent, _shift) { \ argument
[all …]
Dclk-mt8183-ipu_conn.c44 #define GATE_IPU_CONN(_id, _name, _parent, _shift) \ argument
48 #define GATE_IPU_CONN_APB(_id, _name, _parent, _shift) \ argument
52 #define GATE_IPU_CONN_AXI_I(_id, _name, _parent, _shift) \ argument
56 #define GATE_IPU_CONN_AXI1_I(_id, _name, _parent, _shift) \ argument
60 #define GATE_IPU_CONN_AXI2_I(_id, _name, _parent, _shift) \ argument
Dclk-mt8516.c467 #define DIV_ADJ(_id, _name, _parent, _reg, _shift, _width) { \ argument
527 #define GATE_TOP1(_id, _name, _parent, _shift) { \ argument
536 #define GATE_TOP2(_id, _name, _parent, _shift) { \ argument
545 #define GATE_TOP2_I(_id, _name, _parent, _shift) { \ argument
554 #define GATE_TOP3(_id, _name, _parent, _shift) { \ argument
563 #define GATE_TOP4_I(_id, _name, _parent, _shift) { \ argument
572 #define GATE_TOP5(_id, _name, _parent, _shift) { \ argument
736 #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ argument
756 #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ argument
Dclk-mt8192.c880 #define GATE_APMIXED(_id, _name, _parent, _shift) \ argument
923 #define GATE_INFRA0(_id, _name, _parent, _shift) \ argument
926 #define GATE_INFRA1_FLAGS(_id, _name, _parent, _shift, _flag) \ argument
930 #define GATE_INFRA1(_id, _name, _parent, _shift) \ argument
933 #define GATE_INFRA2(_id, _name, _parent, _shift) \ argument
936 #define GATE_INFRA3_FLAGS(_id, _name, _parent, _shift, _flag) \ argument
940 #define GATE_INFRA3(_id, _name, _parent, _shift) \ argument
943 #define GATE_INFRA4(_id, _name, _parent, _shift) \ argument
946 #define GATE_INFRA5_FLAGS(_id, _name, _parent, _shift, _flag) \ argument
950 #define GATE_INFRA5(_id, _name, _parent, _shift) \ argument
[all …]
Dclk-mt2701-aud.c18 #define GATE_AUDIO0(_id, _name, _parent, _shift) { \ argument
27 #define GATE_AUDIO1(_id, _name, _parent, _shift) { \ argument
36 #define GATE_AUDIO2(_id, _name, _parent, _shift) { \ argument
45 #define GATE_AUDIO3(_id, _name, _parent, _shift) { \ argument
Dclk-mt8173.c622 #define GATE_ICG(_id, _name, _parent, _shift) { \ argument
661 #define GATE_PERI0(_id, _name, _parent, _shift) { \ argument
670 #define GATE_PERI1(_id, _name, _parent, _shift) { \ argument
737 #define GATE_IMG(_id, _name, _parent, _shift) { \ argument
768 #define GATE_VDEC0(_id, _name, _parent, _shift) { \ argument
777 #define GATE_VDEC1(_id, _name, _parent, _shift) { \ argument
791 #define GATE_VENC(_id, _name, _parent, _shift) { \ argument
807 #define GATE_VENCLT(_id, _name, _parent, _shift) { \ argument
923 #define APMIXED_USB(_id, _name, _parent, _reg_ofs) { \ argument
938 #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ argument
[all …]
Dclk-mt7622-aud.c19 #define GATE_AUDIO0(_id, _name, _parent, _shift) { \ argument
28 #define GATE_AUDIO1(_id, _name, _parent, _shift) { \ argument
37 #define GATE_AUDIO2(_id, _name, _parent, _shift) { \ argument
46 #define GATE_AUDIO3(_id, _name, _parent, _shift) { \ argument
Dclk-mt7622.c24 #define PLL_xtal(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,\ argument
45 #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \ argument
52 #define GATE_APMIXED(_id, _name, _parent, _shift) { \ argument
61 #define GATE_INFRA(_id, _name, _parent, _shift) { \ argument
70 #define GATE_TOP0(_id, _name, _parent, _shift) { \ argument
79 #define GATE_TOP1(_id, _name, _parent, _shift) { \ argument
88 #define GATE_PERI0(_id, _name, _parent, _shift) { \ argument
97 #define GATE_PERI1(_id, _name, _parent, _shift) { \ argument
/Linux-v5.15/drivers/clk/renesas/
Drcar-gen3-cpg.h35 #define DEF_GEN3_SD(_name, _id, _parent, _offset) \ argument
38 #define DEF_GEN3_MDSEL(_name, _id, _md, _parent0, _div0, _parent1, _div1) \ argument
43 #define DEF_GEN3_PE(_name, _id, _parent_sscg, _div_sscg, _parent_clean, \ argument
48 #define DEF_GEN3_OSC(_name, _id, _parent, _div) \ argument
51 #define DEF_GEN3_RCKSEL(_name, _id, _parent0, _div0, _parent1, _div1) \ argument
55 #define DEF_GEN3_Z(_name, _id, _type, _parent, _div, _offset) \ argument
58 #define DEF_FIXED_RPCSRC_E3(_name, _id, _parent0, _parent1) \ argument
Drenesas-cpg-mssr.h44 #define DEF_TYPE(_name, _id, _type...) \ argument
46 #define DEF_BASE(_name, _id, _type, _parent...) \ argument
49 #define DEF_INPUT(_name, _id) \ argument
51 #define DEF_FIXED(_name, _id, _parent, _div, _mult) \ argument
53 #define DEF_DIV6P1(_name, _id, _parent, _offset) \ argument
55 #define DEF_DIV6_RO(_name, _id, _parent, _offset, _div) \ argument
57 #define DEF_RATE(_name, _id, _rate) \ argument
75 #define DEF_MOD(_name, _mod, _parent...) \ argument
83 #define DEF_MOD_STB(_name, _mod, _parent...) \ argument
/Linux-v5.15/drivers/clk/sunxi-ng/
Dccu_gate.h19 #define SUNXI_CCU_GATE(_struct, _name, _parent, _reg, _gate, _flags) \ argument
31 #define SUNXI_CCU_GATE_HW(_struct, _name, _parent, _reg, _gate, _flags) \ argument
43 #define SUNXI_CCU_GATE_FW(_struct, _name, _parent, _reg, _gate, _flags) \ argument
59 #define SUNXI_CCU_GATE_HWS(_struct, _name, _parent, _reg, _gate, _flags) \ argument
71 #define SUNXI_CCU_GATE_DATA(_struct, _name, _data, _reg, _gate, _flags) \ argument
/Linux-v5.15/include/linux/mfd/
Dcore.h17 #define MFD_CELL_ALL(_name, _res, _pdata, _pdsize, _id, _compat, _of_reg, _use_of_reg, _match) \ argument
31 #define MFD_CELL_OF_REG(_name, _res, _pdata, _pdsize, _id, _compat, _of_reg) \ argument
34 #define MFD_CELL_OF(_name, _res, _pdata, _pdsize, _id, _compat) \ argument
37 #define MFD_CELL_ACPI(_name, _res, _pdata, _pdsize, _id, _match) \ argument
40 #define MFD_CELL_BASIC(_name, _res, _pdata, _pdsize, _id) \ argument
43 #define MFD_CELL_RES(_name, _res) \ argument
46 #define MFD_CELL_NAME(_name) \ argument
/Linux-v5.15/drivers/clk/mvebu/
Darmada-37xx-periph.c129 #define PERIPH_GATE(_name, _bit) \ argument
138 #define PERIPH_MUX(_name, _shift) \ argument
148 #define PERIPH_DOUBLEDIV(_name, _reg1, _reg2, _shift1, _shift2) \ argument
159 #define PERIPH_DIV(_name, _reg, _shift, _table) \ argument
169 #define PERIPH_PM_CPU(_name, _shift1, _reg, _shift2) \ argument
181 #define PERIPH_CLK_FULL_DD(_name, _bit, _shift, _reg1, _reg2, _shift1, _shift2)\ argument
186 #define PERIPH_CLK_FULL(_name, _bit, _shift, _reg, _shift1, _table) \ argument
191 #define PERIPH_CLK_GATE_DIV(_name, _bit, _reg, _shift, _table) \ argument
195 #define PERIPH_CLK_MUX_DD(_name, _shift, _reg1, _reg2, _shift1, _shift2)\ argument
199 #define REF_CLK_FULL(_name) \ argument
[all …]
/Linux-v5.15/drivers/clk/actions/
Dowl-composite.h37 #define OWL_COMP_DIV(_struct, _name, _parent, \ argument
52 #define OWL_COMP_DIV_FIXED(_struct, _name, _parent, \ argument
66 #define OWL_COMP_FACTOR(_struct, _name, _parent, \ argument
81 #define OWL_COMP_FIXED_FACTOR(_struct, _name, _parent, \ argument
97 #define OWL_COMP_PASS(_struct, _name, _parent, \ argument
/Linux-v5.15/drivers/regulator/
Dmc13xxx.h55 #define MC13xxx_DEFINE(prefix, _name, _node, _reg, _vsel_reg, _voltages, _ops) \ argument
73 #define MC13xxx_FIXED_DEFINE(prefix, _name, _node, _reg, _voltages, _ops) \ argument
88 #define MC13xxx_GPO_DEFINE(prefix, _name, _node, _reg, _voltages, _ops) \ argument
103 #define MC13xxx_DEFINE_SW(_name, _node, _reg, _vsel_reg, _voltages, ops) \ argument
105 #define MC13xxx_DEFINE_REGU(_name, _node, _reg, _vsel_reg, _voltages, ops) \ argument

12345678910>>...23