1# SPDX-License-Identifier: GPL-2.0-only 2menu "IRQ chip support" 3 4config IRQCHIP 5 def_bool y 6 depends on OF_IRQ 7 8config ARM_GIC 9 bool 10 select IRQ_DOMAIN_HIERARCHY 11 select GENERIC_IRQ_MULTI_HANDLER 12 select GENERIC_IRQ_EFFECTIVE_AFF_MASK 13 14config ARM_GIC_PM 15 bool 16 depends on PM 17 select ARM_GIC 18 19config ARM_GIC_MAX_NR 20 int 21 depends on ARM_GIC 22 default 2 if ARCH_REALVIEW 23 default 1 24 25config ARM_GIC_V2M 26 bool 27 depends on PCI 28 select ARM_GIC 29 select PCI_MSI 30 31config GIC_NON_BANKED 32 bool 33 34config ARM_GIC_V3 35 bool 36 select GENERIC_IRQ_MULTI_HANDLER 37 select IRQ_DOMAIN_HIERARCHY 38 select PARTITION_PERCPU 39 select GENERIC_IRQ_EFFECTIVE_AFF_MASK 40 41config ARM_GIC_V3_ITS 42 bool 43 select GENERIC_MSI_IRQ_DOMAIN 44 default ARM_GIC_V3 45 46config ARM_GIC_V3_ITS_PCI 47 bool 48 depends on ARM_GIC_V3_ITS 49 depends on PCI 50 depends on PCI_MSI 51 default ARM_GIC_V3_ITS 52 53config ARM_GIC_V3_ITS_FSL_MC 54 bool 55 depends on ARM_GIC_V3_ITS 56 depends on FSL_MC_BUS 57 default ARM_GIC_V3_ITS 58 59config ARM_NVIC 60 bool 61 select IRQ_DOMAIN_HIERARCHY 62 select GENERIC_IRQ_CHIP 63 64config ARM_VIC 65 bool 66 select IRQ_DOMAIN 67 select GENERIC_IRQ_MULTI_HANDLER 68 69config ARM_VIC_NR 70 int 71 default 4 if ARCH_S5PV210 72 default 2 73 depends on ARM_VIC 74 help 75 The maximum number of VICs available in the system, for 76 power management. 77 78config ARMADA_370_XP_IRQ 79 bool 80 select GENERIC_IRQ_CHIP 81 select PCI_MSI if PCI 82 select GENERIC_IRQ_EFFECTIVE_AFF_MASK 83 84config ALPINE_MSI 85 bool 86 depends on PCI 87 select PCI_MSI 88 select GENERIC_IRQ_CHIP 89 90config AL_FIC 91 bool "Amazon's Annapurna Labs Fabric Interrupt Controller" 92 depends on OF || COMPILE_TEST 93 select GENERIC_IRQ_CHIP 94 select IRQ_DOMAIN 95 help 96 Support Amazon's Annapurna Labs Fabric Interrupt Controller. 97 98config ATMEL_AIC_IRQ 99 bool 100 select GENERIC_IRQ_CHIP 101 select IRQ_DOMAIN 102 select GENERIC_IRQ_MULTI_HANDLER 103 select SPARSE_IRQ 104 105config ATMEL_AIC5_IRQ 106 bool 107 select GENERIC_IRQ_CHIP 108 select IRQ_DOMAIN 109 select GENERIC_IRQ_MULTI_HANDLER 110 select SPARSE_IRQ 111 112config I8259 113 bool 114 select IRQ_DOMAIN 115 116config BCM6345_L1_IRQ 117 bool 118 select GENERIC_IRQ_CHIP 119 select IRQ_DOMAIN 120 select GENERIC_IRQ_EFFECTIVE_AFF_MASK 121 122config BCM7038_L1_IRQ 123 bool 124 select GENERIC_IRQ_CHIP 125 select IRQ_DOMAIN 126 select GENERIC_IRQ_EFFECTIVE_AFF_MASK 127 128config BCM7120_L2_IRQ 129 bool 130 select GENERIC_IRQ_CHIP 131 select IRQ_DOMAIN 132 133config BRCMSTB_L2_IRQ 134 bool 135 select GENERIC_IRQ_CHIP 136 select IRQ_DOMAIN 137 138config DAVINCI_AINTC 139 bool 140 select GENERIC_IRQ_CHIP 141 select IRQ_DOMAIN 142 143config DAVINCI_CP_INTC 144 bool 145 select GENERIC_IRQ_CHIP 146 select IRQ_DOMAIN 147 148config DW_APB_ICTL 149 bool 150 select GENERIC_IRQ_CHIP 151 select IRQ_DOMAIN_HIERARCHY 152 153config FARADAY_FTINTC010 154 bool 155 select IRQ_DOMAIN 156 select GENERIC_IRQ_MULTI_HANDLER 157 select SPARSE_IRQ 158 159config HISILICON_IRQ_MBIGEN 160 bool 161 select ARM_GIC_V3 162 select ARM_GIC_V3_ITS 163 164config IMGPDC_IRQ 165 bool 166 select GENERIC_IRQ_CHIP 167 select IRQ_DOMAIN 168 169config IXP4XX_IRQ 170 bool 171 select IRQ_DOMAIN 172 select GENERIC_IRQ_MULTI_HANDLER 173 select SPARSE_IRQ 174 175config MADERA_IRQ 176 tristate 177 178config IRQ_MIPS_CPU 179 bool 180 select GENERIC_IRQ_CHIP 181 select GENERIC_IRQ_IPI if SYS_SUPPORTS_MULTITHREADING 182 select IRQ_DOMAIN 183 select GENERIC_IRQ_EFFECTIVE_AFF_MASK 184 185config CLPS711X_IRQCHIP 186 bool 187 depends on ARCH_CLPS711X 188 select IRQ_DOMAIN 189 select GENERIC_IRQ_MULTI_HANDLER 190 select SPARSE_IRQ 191 default y 192 193config OMPIC 194 bool 195 196config OR1K_PIC 197 bool 198 select IRQ_DOMAIN 199 200config OMAP_IRQCHIP 201 bool 202 select GENERIC_IRQ_CHIP 203 select IRQ_DOMAIN 204 205config ORION_IRQCHIP 206 bool 207 select IRQ_DOMAIN 208 select GENERIC_IRQ_MULTI_HANDLER 209 210config PIC32_EVIC 211 bool 212 select GENERIC_IRQ_CHIP 213 select IRQ_DOMAIN 214 215config JCORE_AIC 216 bool "J-Core integrated AIC" if COMPILE_TEST 217 depends on OF 218 select IRQ_DOMAIN 219 help 220 Support for the J-Core integrated AIC. 221 222config RDA_INTC 223 bool 224 select IRQ_DOMAIN 225 226config RENESAS_INTC_IRQPIN 227 bool "Renesas INTC External IRQ Pin Support" if COMPILE_TEST 228 select IRQ_DOMAIN 229 help 230 Enable support for the Renesas Interrupt Controller for external 231 interrupt pins, as found on SH/R-Mobile and R-Car Gen1 SoCs. 232 233config RENESAS_IRQC 234 bool "Renesas R-Mobile APE6, R-Car Gen{2,3} and RZ/G{1,2} IRQC support" if COMPILE_TEST 235 select GENERIC_IRQ_CHIP 236 select IRQ_DOMAIN 237 help 238 Enable support for the Renesas Interrupt Controller for external 239 devices, as found on R-Mobile APE6, R-Car Gen{2,3} and RZ/G{1,2} SoCs. 240 241config RENESAS_RZA1_IRQC 242 bool "Renesas RZ/A1 IRQC support" if COMPILE_TEST 243 select IRQ_DOMAIN_HIERARCHY 244 help 245 Enable support for the Renesas RZ/A1 Interrupt Controller, to use up 246 to 8 external interrupts with configurable sense select. 247 248config SL28CPLD_INTC 249 bool "Kontron sl28cpld IRQ controller" 250 depends on MFD_SL28CPLD=y || COMPILE_TEST 251 select REGMAP_IRQ 252 help 253 Interrupt controller driver for the board management controller 254 found on the Kontron sl28 CPLD. 255 256config ST_IRQCHIP 257 bool 258 select REGMAP 259 select MFD_SYSCON 260 help 261 Enables SysCfg Controlled IRQs on STi based platforms. 262 263config TANGO_IRQ 264 bool 265 select IRQ_DOMAIN 266 select GENERIC_IRQ_CHIP 267 268config TB10X_IRQC 269 bool 270 select IRQ_DOMAIN 271 select GENERIC_IRQ_CHIP 272 273config TS4800_IRQ 274 tristate "TS-4800 IRQ controller" 275 select IRQ_DOMAIN 276 depends on HAS_IOMEM 277 depends on SOC_IMX51 || COMPILE_TEST 278 help 279 Support for the TS-4800 FPGA IRQ controller 280 281config VERSATILE_FPGA_IRQ 282 bool 283 select IRQ_DOMAIN 284 285config VERSATILE_FPGA_IRQ_NR 286 int 287 default 4 288 depends on VERSATILE_FPGA_IRQ 289 290config XTENSA_MX 291 bool 292 select IRQ_DOMAIN 293 select GENERIC_IRQ_EFFECTIVE_AFF_MASK 294 295config XILINX_INTC 296 bool 297 select IRQ_DOMAIN 298 299config IRQ_CROSSBAR 300 bool 301 help 302 Support for a CROSSBAR ip that precedes the main interrupt controller. 303 The primary irqchip invokes the crossbar's callback which inturn allocates 304 a free irq and configures the IP. Thus the peripheral interrupts are 305 routed to one of the free irqchip interrupt lines. 306 307config KEYSTONE_IRQ 308 tristate "Keystone 2 IRQ controller IP" 309 depends on ARCH_KEYSTONE 310 help 311 Support for Texas Instruments Keystone 2 IRQ controller IP which 312 is part of the Keystone 2 IPC mechanism 313 314config MIPS_GIC 315 bool 316 select GENERIC_IRQ_IPI 317 select MIPS_CM 318 319config INGENIC_IRQ 320 bool 321 depends on MACH_INGENIC 322 default y 323 324config INGENIC_TCU_IRQ 325 bool "Ingenic JZ47xx TCU interrupt controller" 326 default MACH_INGENIC 327 depends on MIPS || COMPILE_TEST 328 select MFD_SYSCON 329 select GENERIC_IRQ_CHIP 330 help 331 Support for interrupts in the Timer/Counter Unit (TCU) of the Ingenic 332 JZ47xx SoCs. 333 334 If unsure, say N. 335 336config RENESAS_H8300H_INTC 337 bool 338 select IRQ_DOMAIN 339 340config RENESAS_H8S_INTC 341 bool "Renesas H8S Interrupt Controller Support" if COMPILE_TEST 342 select IRQ_DOMAIN 343 help 344 Enable support for the Renesas H8/300 Interrupt Controller, as found 345 on Renesas H8S SoCs. 346 347config IMX_GPCV2 348 bool 349 select IRQ_DOMAIN 350 help 351 Enables the wakeup IRQs for IMX platforms with GPCv2 block 352 353config IRQ_MXS 354 def_bool y if MACH_ASM9260 || ARCH_MXS 355 select IRQ_DOMAIN 356 select STMP_DEVICE 357 358config MSCC_OCELOT_IRQ 359 bool 360 select IRQ_DOMAIN 361 select GENERIC_IRQ_CHIP 362 363config MVEBU_GICP 364 bool 365 366config MVEBU_ICU 367 bool 368 369config MVEBU_ODMI 370 bool 371 select GENERIC_MSI_IRQ_DOMAIN 372 373config MVEBU_PIC 374 bool 375 376config MVEBU_SEI 377 bool 378 379config LS_EXTIRQ 380 def_bool y if SOC_LS1021A || ARCH_LAYERSCAPE 381 select MFD_SYSCON 382 383config LS_SCFG_MSI 384 def_bool y if SOC_LS1021A || ARCH_LAYERSCAPE 385 depends on PCI && PCI_MSI 386 387config PARTITION_PERCPU 388 bool 389 390config EZNPS_GIC 391 bool "NPS400 Global Interrupt Manager (GIM)" 392 depends on ARC || (COMPILE_TEST && !64BIT) 393 select IRQ_DOMAIN 394 help 395 Support the EZchip NPS400 global interrupt controller 396 397config STM32_EXTI 398 bool 399 select IRQ_DOMAIN 400 select GENERIC_IRQ_CHIP 401 402config QCOM_IRQ_COMBINER 403 bool "QCOM IRQ combiner support" 404 depends on ARCH_QCOM && ACPI 405 select IRQ_DOMAIN_HIERARCHY 406 help 407 Say yes here to add support for the IRQ combiner devices embedded 408 in Qualcomm Technologies chips. 409 410config IRQ_UNIPHIER_AIDET 411 bool "UniPhier AIDET support" if COMPILE_TEST 412 depends on ARCH_UNIPHIER || COMPILE_TEST 413 default ARCH_UNIPHIER 414 select IRQ_DOMAIN_HIERARCHY 415 help 416 Support for the UniPhier AIDET (ARM Interrupt Detector). 417 418config MESON_IRQ_GPIO 419 bool "Meson GPIO Interrupt Multiplexer" 420 depends on ARCH_MESON 421 select IRQ_DOMAIN_HIERARCHY 422 help 423 Support Meson SoC Family GPIO Interrupt Multiplexer 424 425config GOLDFISH_PIC 426 bool "Goldfish programmable interrupt controller" 427 depends on MIPS && (GOLDFISH || COMPILE_TEST) 428 select IRQ_DOMAIN 429 help 430 Say yes here to enable Goldfish interrupt controller driver used 431 for Goldfish based virtual platforms. 432 433config QCOM_PDC 434 bool "QCOM PDC" 435 depends on ARCH_QCOM 436 select IRQ_DOMAIN_HIERARCHY 437 help 438 Power Domain Controller driver to manage and configure wakeup 439 IRQs for Qualcomm Technologies Inc (QTI) mobile chips. 440 441config CSKY_MPINTC 442 bool "C-SKY Multi Processor Interrupt Controller" 443 depends on CSKY 444 help 445 Say yes here to enable C-SKY SMP interrupt controller driver used 446 for C-SKY SMP system. 447 In fact it's not mmio map in hardware and it uses ld/st to visit the 448 controller's register inside CPU. 449 450config CSKY_APB_INTC 451 bool "C-SKY APB Interrupt Controller" 452 depends on CSKY 453 help 454 Say yes here to enable C-SKY APB interrupt controller driver used 455 by C-SKY single core SOC system. It uses mmio map apb-bus to visit 456 the controller's register. 457 458config IMX_IRQSTEER 459 bool "i.MX IRQSTEER support" 460 depends on ARCH_MXC || COMPILE_TEST 461 default ARCH_MXC 462 select IRQ_DOMAIN 463 help 464 Support for the i.MX IRQSTEER interrupt multiplexer/remapper. 465 466config IMX_INTMUX 467 def_bool y if ARCH_MXC || COMPILE_TEST 468 select IRQ_DOMAIN 469 help 470 Support for the i.MX INTMUX interrupt multiplexer. 471 472config LS1X_IRQ 473 bool "Loongson-1 Interrupt Controller" 474 depends on MACH_LOONGSON32 475 default y 476 select IRQ_DOMAIN 477 select GENERIC_IRQ_CHIP 478 help 479 Support for the Loongson-1 platform Interrupt Controller. 480 481config TI_SCI_INTR_IRQCHIP 482 bool 483 depends on TI_SCI_PROTOCOL 484 select IRQ_DOMAIN_HIERARCHY 485 help 486 This enables the irqchip driver support for K3 Interrupt router 487 over TI System Control Interface available on some new TI's SoCs. 488 If you wish to use interrupt router irq resources managed by the 489 TI System Controller, say Y here. Otherwise, say N. 490 491config TI_SCI_INTA_IRQCHIP 492 bool 493 depends on TI_SCI_PROTOCOL 494 select IRQ_DOMAIN_HIERARCHY 495 select TI_SCI_INTA_MSI_DOMAIN 496 help 497 This enables the irqchip driver support for K3 Interrupt aggregator 498 over TI System Control Interface available on some new TI's SoCs. 499 If you wish to use interrupt aggregator irq resources managed by the 500 TI System Controller, say Y here. Otherwise, say N. 501 502config TI_PRUSS_INTC 503 tristate "TI PRU-ICSS Interrupt Controller" 504 depends on ARCH_DAVINCI || SOC_AM33XX || SOC_AM43XX || SOC_DRA7XX || ARCH_KEYSTONE || ARCH_K3 505 select IRQ_DOMAIN 506 help 507 This enables support for the PRU-ICSS Local Interrupt Controller 508 present within a PRU-ICSS subsystem present on various TI SoCs. 509 The PRUSS INTC enables various interrupts to be routed to multiple 510 different processors within the SoC. 511 512config RISCV_INTC 513 bool "RISC-V Local Interrupt Controller" 514 depends on RISCV 515 default y 516 help 517 This enables support for the per-HART local interrupt controller 518 found in standard RISC-V systems. The per-HART local interrupt 519 controller handles timer interrupts, software interrupts, and 520 hardware interrupts. Without a per-HART local interrupt controller, 521 a RISC-V system will be unable to handle any interrupts. 522 523 If you don't know what to do here, say Y. 524 525config SIFIVE_PLIC 526 bool "SiFive Platform-Level Interrupt Controller" 527 depends on RISCV 528 select IRQ_DOMAIN_HIERARCHY 529 help 530 This enables support for the PLIC chip found in SiFive (and 531 potentially other) RISC-V systems. The PLIC controls devices 532 interrupts and connects them to each core's local interrupt 533 controller. Aside from timer and software interrupts, all other 534 interrupt sources are subordinate to the PLIC. 535 536 If you don't know what to do here, say Y. 537 538config EXYNOS_IRQ_COMBINER 539 bool "Samsung Exynos IRQ combiner support" if COMPILE_TEST 540 depends on (ARCH_EXYNOS && ARM) || COMPILE_TEST 541 help 542 Say yes here to add support for the IRQ combiner devices embedded 543 in Samsung Exynos chips. 544 545config LOONGSON_LIOINTC 546 bool "Loongson Local I/O Interrupt Controller" 547 depends on MACH_LOONGSON64 548 default y 549 select IRQ_DOMAIN 550 select GENERIC_IRQ_CHIP 551 help 552 Support for the Loongson Local I/O Interrupt Controller. 553 554config LOONGSON_HTPIC 555 bool "Loongson3 HyperTransport PIC Controller" 556 depends on MACH_LOONGSON64 557 default y 558 select IRQ_DOMAIN 559 select GENERIC_IRQ_CHIP 560 help 561 Support for the Loongson-3 HyperTransport PIC Controller. 562 563config LOONGSON_HTVEC 564 bool "Loongson3 HyperTransport Interrupt Vector Controller" 565 depends on MACH_LOONGSON64 566 default MACH_LOONGSON64 567 select IRQ_DOMAIN_HIERARCHY 568 help 569 Support for the Loongson3 HyperTransport Interrupt Vector Controller. 570 571config LOONGSON_PCH_PIC 572 bool "Loongson PCH PIC Controller" 573 depends on MACH_LOONGSON64 || COMPILE_TEST 574 default MACH_LOONGSON64 575 select IRQ_DOMAIN_HIERARCHY 576 select IRQ_FASTEOI_HIERARCHY_HANDLERS 577 help 578 Support for the Loongson PCH PIC Controller. 579 580config LOONGSON_PCH_MSI 581 bool "Loongson PCH MSI Controller" 582 depends on MACH_LOONGSON64 || COMPILE_TEST 583 depends on PCI 584 default MACH_LOONGSON64 585 select IRQ_DOMAIN_HIERARCHY 586 select PCI_MSI 587 help 588 Support for the Loongson PCH MSI Controller. 589 590config MST_IRQ 591 bool "MStar Interrupt Controller" 592 depends on ARCH_MEDIATEK || ARCH_MSTARV7 || COMPILE_TEST 593 default ARCH_MEDIATEK 594 select IRQ_DOMAIN 595 select IRQ_DOMAIN_HIERARCHY 596 help 597 Support MStar Interrupt Controller. 598 599endmenu 600