Lines Matching refs:gr_read32

51 #define gr_read32(x) (ioread32be((x)))  macro
126 u32 epctrl = gr_read32(&ep->regs->epctrl); in gr_seq_ep_show()
127 u32 epstat = gr_read32(&ep->regs->epstat); in gr_seq_ep_show()
184 u32 control = gr_read32(&dev->regs->control); in gr_dfs_show()
185 u32 status = gr_read32(&dev->regs->status); in gr_dfs_show()
394 dmactrl = gr_read32(&ep->regs->dmactrl); in gr_start_dma()
425 dmactrl = gr_read32(&ep->regs->dmactrl); in gr_abort_dma()
690 epctrl = gr_read32(&dev->epo[0].regs->epctrl); in gr_control_stall()
692 epctrl = gr_read32(&dev->epi[0].regs->epctrl); in gr_control_stall()
728 epctrl = gr_read32(&ep->regs->epctrl); in gr_ep_halt_wedge()
802 control = gr_read32(&dev->regs->control); in gr_ep0_testmode_complete()
874 control = gr_read32(&dev->regs->control) & ~GR_CONTROL_UA_MASK; in gr_set_address()
997 halted = gr_read32(&ep->regs->epctrl) & GR_EPCTRL_EH; in gr_endpoint_request()
1191 status = gr_read32(&dev->regs->status); in gr_enable_vbus_detect()
1247 if (gr_read32(&ep->regs->epstat) & (GR_EPSTAT_B1 | GR_EPSTAT_B0)) in gr_handle_in_ep()
1303 ep_dmactrl = gr_read32(&ep->regs->dmactrl); in gr_handle_out_ep()
1317 u32 status = gr_read32(&dev->regs->status); in gr_handle_state_changes()
1435 if (gr_read32(&ep->regs->dmactrl) & GR_DMACTRL_AE) { in gr_irq_handler()
1490 epctrl = gr_read32(&ep->regs->epctrl); in gr_ep_enable()
1795 epstat = gr_read32(&ep->regs->epstat); in gr_fifo_status()
1819 epctrl = gr_read32(&ep->regs->epctrl); in gr_fifo_flush()
1852 return gr_read32(&dev->regs->status) & GR_STATUS_FN_MASK; in gr_get_frame()
1870 gr_read32(&dev->regs->control) | GR_CONTROL_RW); in gr_wakeup()
1888 control = gr_read32(&dev->regs->control); in gr_pullup()
2162 status = gr_read32(&dev->regs->status); in gr_probe()