Lines Matching full:upstream
30 #define ASPM_STATE_L0S_UP (1) /* Upstream direction L0s state */
46 struct pci_dev *pdev; /* Upstream component of the Link */
217 /* Check upstream component if bit Slot Clock Configuration is 1 */ in pcie_aspm_configure_common_clock()
250 /* Configure upstream component */ in pcie_aspm_configure_common_clock()
394 /* Check upstream direction L0s latency */ in pcie_aspm_check_latency()
507 /* Program Common_Mode_Restore_Time in upstream device */ in aspm_calc_l12_info()
611 * Re-read upstream/downstream components' register state after in pcie_aspm_cap_init()
723 u32 upstream = 0, dwstream = 0; in pcie_config_aspm_link() local
743 /* Convert ASPM state to upstream/downstream ASPM register state */ in pcie_config_aspm_link()
747 upstream |= PCI_EXP_LNKCTL_ASPM_L0S; in pcie_config_aspm_link()
749 upstream |= PCI_EXP_LNKCTL_ASPM_L1; in pcie_config_aspm_link()
759 * upstream component first and then downstream, and vice in pcie_config_aspm_link()
763 pcie_config_aspm_dev(parent, upstream); in pcie_config_aspm_link()
767 pcie_config_aspm_dev(parent, upstream); in pcie_config_aspm_link()
887 * We allocate pcie_link_state for the component on the upstream in pcie_aspm_init_link_state()
909 * upstream links also because capable state of them can be in pcie_aspm_init_link_state()
994 /* Recheck latencies and configure upstream links */ in pcie_aspm_exit_link_state()
1203 * Relies on the upstream bridge's link_state being valid. The link_state