Lines Matching +full:ecam +full:- +full:based
1 // SPDX-License-Identifier: GPL-2.0+
4 * Based on pcie-xilinx.c, pci-tegra.c
6 * (C) Copyright 2014 - 2015, Xilinx, Inc.
21 #include <linux/pci-ecam.h>
33 /* Egress - Bridge translation registers */
43 /* Ingress - address translations */
51 /* Rxed msg fifo - Interrupt status registers */
178 return readl(pcie->breg_base + off); in nwl_bridge_readl()
183 writel(val, pcie->breg_base + off); in nwl_bridge_writel()
188 if (readl(pcie->pcireg_base + PS_LINKUP_OFFSET) & PCIE_PHY_LINKUP_BIT) in nwl_pcie_link_up()
195 if (readl(pcie->pcireg_base + PS_LINKUP_OFFSET) & PHY_RDY_LINKUP_BIT) in nwl_phy_link_up()
202 struct device *dev = pcie->dev; in nwl_wait_for_link()
213 return -ETIMEDOUT; in nwl_wait_for_link()
218 struct nwl_pcie *pcie = bus->sysdata; in nwl_pcie_valid_device()
232 * nwl_pcie_map_bus - Get configuration base
244 struct nwl_pcie *pcie = bus->sysdata; in nwl_pcie_map_bus()
249 return pcie->ecam_base + PCIE_ECAM_OFFSET(bus->number, devfn, where); in nwl_pcie_map_bus()
262 struct device *dev = pcie->dev; in nwl_pcie_misc_handler()
290 dev_err(dev, "Non-Fatal Error in AER Capability\n"); in nwl_pcie_misc_handler()
299 dev_err(dev, "Non-Fatal Error Detected\n"); in nwl_pcie_misc_handler()
329 generic_handle_domain_irq(pcie->legacy_irq_domain, bit); in nwl_pcie_leg_handler()
337 struct nwl_msi *msi = &pcie->msi; in nwl_pcie_handle_msi_irq()
344 generic_handle_domain_irq(msi->dev_domain, bit); in nwl_pcie_handle_msi_irq()
376 mask = 1 << (data->hwirq - 1); in nwl_mask_leg_irq()
377 raw_spin_lock_irqsave(&pcie->leg_mask_lock, flags); in nwl_mask_leg_irq()
380 raw_spin_unlock_irqrestore(&pcie->leg_mask_lock, flags); in nwl_mask_leg_irq()
390 mask = 1 << (data->hwirq - 1); in nwl_unmask_leg_irq()
391 raw_spin_lock_irqsave(&pcie->leg_mask_lock, flags); in nwl_unmask_leg_irq()
394 raw_spin_unlock_irqrestore(&pcie->leg_mask_lock, flags); in nwl_unmask_leg_irq()
409 irq_set_chip_data(irq, domain->host_data); in nwl_legacy_map()
439 phys_addr_t msi_addr = pcie->phys_pcie_reg_base; in nwl_compose_msi_msg()
441 msg->address_lo = lower_32_bits(msi_addr); in nwl_compose_msi_msg()
442 msg->address_hi = upper_32_bits(msi_addr); in nwl_compose_msi_msg()
443 msg->data = data->hwirq; in nwl_compose_msi_msg()
449 return -EINVAL; in nwl_msi_set_affinity()
461 struct nwl_pcie *pcie = domain->host_data; in nwl_irq_domain_alloc()
462 struct nwl_msi *msi = &pcie->msi; in nwl_irq_domain_alloc()
466 mutex_lock(&msi->lock); in nwl_irq_domain_alloc()
467 bit = bitmap_find_free_region(msi->bitmap, INT_PCI_MSI_NR, in nwl_irq_domain_alloc()
470 mutex_unlock(&msi->lock); in nwl_irq_domain_alloc()
471 return -ENOSPC; in nwl_irq_domain_alloc()
476 domain->host_data, handle_simple_irq, in nwl_irq_domain_alloc()
479 mutex_unlock(&msi->lock); in nwl_irq_domain_alloc()
488 struct nwl_msi *msi = &pcie->msi; in nwl_irq_domain_free()
490 mutex_lock(&msi->lock); in nwl_irq_domain_free()
491 bitmap_release_region(msi->bitmap, data->hwirq, in nwl_irq_domain_free()
493 mutex_unlock(&msi->lock); in nwl_irq_domain_free()
504 struct device *dev = pcie->dev; in nwl_pcie_init_msi_irq_domain()
505 struct fwnode_handle *fwnode = of_node_to_fwnode(dev->of_node); in nwl_pcie_init_msi_irq_domain()
506 struct nwl_msi *msi = &pcie->msi; in nwl_pcie_init_msi_irq_domain()
508 msi->dev_domain = irq_domain_add_linear(NULL, INT_PCI_MSI_NR, in nwl_pcie_init_msi_irq_domain()
510 if (!msi->dev_domain) { in nwl_pcie_init_msi_irq_domain()
512 return -ENOMEM; in nwl_pcie_init_msi_irq_domain()
514 msi->msi_domain = pci_msi_create_irq_domain(fwnode, in nwl_pcie_init_msi_irq_domain()
516 msi->dev_domain); in nwl_pcie_init_msi_irq_domain()
517 if (!msi->msi_domain) { in nwl_pcie_init_msi_irq_domain()
519 irq_domain_remove(msi->dev_domain); in nwl_pcie_init_msi_irq_domain()
520 return -ENOMEM; in nwl_pcie_init_msi_irq_domain()
528 struct device *dev = pcie->dev; in nwl_pcie_init_irq_domain()
529 struct device_node *node = dev->of_node; in nwl_pcie_init_irq_domain()
535 return -EINVAL; in nwl_pcie_init_irq_domain()
538 pcie->legacy_irq_domain = irq_domain_add_linear(legacy_intc_node, in nwl_pcie_init_irq_domain()
543 if (!pcie->legacy_irq_domain) { in nwl_pcie_init_irq_domain()
545 return -ENOMEM; in nwl_pcie_init_irq_domain()
548 raw_spin_lock_init(&pcie->leg_mask_lock); in nwl_pcie_init_irq_domain()
555 struct device *dev = pcie->dev; in nwl_pcie_enable_msi()
557 struct nwl_msi *msi = &pcie->msi; in nwl_pcie_enable_msi()
561 mutex_init(&msi->lock); in nwl_pcie_enable_msi()
564 msi->irq_msi1 = platform_get_irq_byname(pdev, "msi1"); in nwl_pcie_enable_msi()
565 if (msi->irq_msi1 < 0) in nwl_pcie_enable_msi()
566 return -EINVAL; in nwl_pcie_enable_msi()
568 irq_set_chained_handler_and_data(msi->irq_msi1, in nwl_pcie_enable_msi()
572 msi->irq_msi0 = platform_get_irq_byname(pdev, "msi0"); in nwl_pcie_enable_msi()
573 if (msi->irq_msi0 < 0) in nwl_pcie_enable_msi()
574 return -EINVAL; in nwl_pcie_enable_msi()
576 irq_set_chained_handler_and_data(msi->irq_msi0, in nwl_pcie_enable_msi()
583 return -EIO; in nwl_pcie_enable_msi()
595 base = pcie->phys_pcie_reg_base; in nwl_pcie_enable_msi()
626 struct device *dev = pcie->dev; in nwl_pcie_bridge_init()
638 nwl_bridge_writel(pcie, lower_32_bits(pcie->phys_breg_base), in nwl_pcie_bridge_init()
640 nwl_bridge_writel(pcie, upper_32_bits(pcie->phys_breg_base), in nwl_pcie_bridge_init()
659 if (of_dma_is_coherent(dev->of_node)) in nwl_pcie_bridge_init()
669 dev_err(dev, "ECAM is not present\n"); in nwl_pcie_bridge_init()
673 /* Enable ECAM */ in nwl_pcie_bridge_init()
678 (pcie->ecam_value << E_ECAM_SIZE_SHIFT), in nwl_pcie_bridge_init()
681 nwl_bridge_writel(pcie, lower_32_bits(pcie->phys_ecam_base), in nwl_pcie_bridge_init()
683 nwl_bridge_writel(pcie, upper_32_bits(pcie->phys_ecam_base), in nwl_pcie_bridge_init()
688 pcie->last_busno = (ecam_val & E_ECAM_SIZE_LOC) >> E_ECAM_SIZE_SHIFT; in nwl_pcie_bridge_init()
692 ecam_val |= (pcie->last_busno << E_ECAM_SIZE_SHIFT); in nwl_pcie_bridge_init()
693 writel(ecam_val, (pcie->ecam_base + PCI_PRIMARY_BUS)); in nwl_pcie_bridge_init()
701 pcie->irq_misc = platform_get_irq_byname(pdev, "misc"); in nwl_pcie_bridge_init()
702 if (pcie->irq_misc < 0) in nwl_pcie_bridge_init()
703 return -EINVAL; in nwl_pcie_bridge_init()
705 err = devm_request_irq(dev, pcie->irq_misc, in nwl_pcie_bridge_init()
710 pcie->irq_misc); in nwl_pcie_bridge_init()
744 struct device *dev = pcie->dev; in nwl_pcie_parse_dt()
748 pcie->breg_base = devm_ioremap_resource(dev, res); in nwl_pcie_parse_dt()
749 if (IS_ERR(pcie->breg_base)) in nwl_pcie_parse_dt()
750 return PTR_ERR(pcie->breg_base); in nwl_pcie_parse_dt()
751 pcie->phys_breg_base = res->start; in nwl_pcie_parse_dt()
754 pcie->pcireg_base = devm_ioremap_resource(dev, res); in nwl_pcie_parse_dt()
755 if (IS_ERR(pcie->pcireg_base)) in nwl_pcie_parse_dt()
756 return PTR_ERR(pcie->pcireg_base); in nwl_pcie_parse_dt()
757 pcie->phys_pcie_reg_base = res->start; in nwl_pcie_parse_dt()
760 pcie->ecam_base = devm_pci_remap_cfg_resource(dev, res); in nwl_pcie_parse_dt()
761 if (IS_ERR(pcie->ecam_base)) in nwl_pcie_parse_dt()
762 return PTR_ERR(pcie->ecam_base); in nwl_pcie_parse_dt()
763 pcie->phys_ecam_base = res->start; in nwl_pcie_parse_dt()
766 pcie->irq_intx = platform_get_irq_byname(pdev, "intx"); in nwl_pcie_parse_dt()
767 if (pcie->irq_intx < 0) in nwl_pcie_parse_dt()
768 return pcie->irq_intx; in nwl_pcie_parse_dt()
770 irq_set_chained_handler_and_data(pcie->irq_intx, in nwl_pcie_parse_dt()
777 { .compatible = "xlnx,nwl-pcie-2.11", },
783 struct device *dev = &pdev->dev; in nwl_pcie_probe()
790 return -ENODEV; in nwl_pcie_probe()
794 pcie->dev = dev; in nwl_pcie_probe()
795 pcie->ecam_value = NWL_ECAM_VALUE_DEFAULT; in nwl_pcie_probe()
803 pcie->clk = devm_clk_get(dev, NULL); in nwl_pcie_probe()
804 if (IS_ERR(pcie->clk)) in nwl_pcie_probe()
805 return PTR_ERR(pcie->clk); in nwl_pcie_probe()
807 err = clk_prepare_enable(pcie->clk); in nwl_pcie_probe()
825 bridge->sysdata = pcie; in nwl_pcie_probe()
826 bridge->ops = &nwl_pcie_ops; in nwl_pcie_probe()
841 .name = "nwl-pcie",