Lines Matching +full:0 +full:- +full:31
1 // SPDX-License-Identifier: GPL-2.0
11 [RAM_ARB_PRI_CLIENT_SAMP_FIX_DIS] = BIT(0),
30 /* Bits 22-31 reserved */
33 REG_FIELDS(COMP_CFG, comp_cfg, 0x0000003c);
36 [CLKON_RX] = BIT(0),
67 [DRBIP] = BIT(31),
70 REG_FIELDS(CLKON_CFG, clkon_cfg, 0x00000044);
73 [ROUTE_DIS] = BIT(0),
78 /* Bits 22-23 reserved */
80 /* Bits 25-31 reserved */
83 REG_FIELDS(ROUTE, route, 0x00000048);
86 [MEM_SIZE] = GENMASK(15, 0),
87 [MEM_BADDR] = GENMASK(31, 16),
90 REG_FIELDS(SHARED_MEM_SIZE, shared_mem_size, 0x00000054);
93 [GEN_QMB_0_MAX_WRITES] = GENMASK(3, 0),
95 /* Bits 8-31 reserved */
98 REG_FIELDS(QSB_MAX_WRITES, qsb_max_writes, 0x00000074);
101 [GEN_QMB_0_MAX_READS] = GENMASK(3, 0),
103 /* Bits 8-15 reserved */
105 [GEN_QMB_1_MAX_READS_BEATS] = GENMASK(31, 24),
108 REG_FIELDS(QSB_MAX_READS, qsb_max_reads, 0x00000078);
111 [IPV6_ROUTER_HASH] = BIT(0),
112 /* Bits 1-3 reserved */
114 /* Bits 5-7 reserved */
116 /* Bits 9-11 reserved */
118 /* Bits 13-31 reserved */
121 REG_FIELDS(FILT_ROUT_HASH_EN, filt_rout_hash_en, 0x0000148);
124 [IPV6_ROUTER_HASH] = BIT(0),
125 /* Bits 1-3 reserved */
127 /* Bits 5-7 reserved */
129 /* Bits 9-11 reserved */
131 /* Bits 13-31 reserved */
134 REG_FIELDS(FILT_ROUT_HASH_FLUSH, filt_rout_hash_flush, 0x000014c);
136 /* Valid bits defined by ipa->available */
137 REG_STRIDE(STATE_AGGR_ACTIVE, state_aggr_active, 0x000000b4, 0x0004);
140 [IPA_BASE_ADDR] = GENMASK(17, 0),
141 /* Bits 18-31 reserved */
145 REG_FIELDS(LOCAL_PKT_PROC_CNTXT, local_pkt_proc_cntxt, 0x000001e8);
147 /* Valid bits defined by ipa->available */
148 REG_STRIDE(AGGR_FORCE_CLOSE, aggr_force_close, 0x000001ec, 0x0004);
151 /* Bits 0-1 reserved */
160 /* Bits 19-31 reserved */
163 REG_FIELDS(IPA_TX_CFG, ipa_tx_cfg, 0x000001fc);
166 [MAX_PIPES] = GENMASK(3, 0),
167 /* Bits 4-7 reserved */
169 /* Bits 13-15 reserved */
171 /* Bits 21-23 reserved */
173 /* Bits 28-31 reserved */
176 REG_FIELDS(FLAVOR_0, flavor_0, 0x00000210);
179 [ENTER_IDLE_DEBOUNCE_THRESH] = GENMASK(15, 0),
181 /* Bits 17-31 reserved */
184 REG_FIELDS(IDLE_INDICATION_CFG, idle_indication_cfg, 0x00000240);
187 [DPL_TIMESTAMP_LSB] = GENMASK(4, 0),
188 /* Bits 5-6 reserved */
191 /* Bits 13-15 reserved */
193 /* Bits 21-31 reserved */
196 REG_FIELDS(QTIME_TIMESTAMP_CFG, qtime_timestamp_cfg, 0x0000024c);
199 [DIV_VALUE] = GENMASK(8, 0),
200 /* Bits 9-30 reserved */
201 [DIV_ENABLE] = BIT(31),
204 REG_FIELDS(TIMERS_XO_CLK_DIV_CFG, timers_xo_clk_div_cfg, 0x00000250);
207 [PULSE_GRAN_0] = GENMASK(2, 0),
212 REG_FIELDS(TIMERS_PULSE_GRAN_CFG, timers_pulse_gran_cfg, 0x00000254);
215 [X_MIN_LIM] = GENMASK(5, 0),
216 /* Bits 6-7 reserved */
218 /* Bits 14-15 reserved */
220 /* Bits 22-23 reserved */
222 /* Bits 30-31 reserved */
226 0x00000400, 0x0020);
229 [X_MIN_LIM] = GENMASK(5, 0),
230 /* Bits 6-7 reserved */
232 /* Bits 14-15 reserved */
234 /* Bits 22-23 reserved */
236 /* Bits 30-31 reserved */
240 0x00000404, 0x0020);
243 [X_MIN_LIM] = GENMASK(5, 0),
244 /* Bits 6-7 reserved */
246 /* Bits 14-15 reserved */
248 /* Bits 22-23 reserved */
250 /* Bits 30-31 reserved */
254 0x00000500, 0x0020);
257 [X_MIN_LIM] = GENMASK(5, 0),
258 /* Bits 6-7 reserved */
260 /* Bits 14-15 reserved */
262 /* Bits 22-23 reserved */
264 /* Bits 30-31 reserved */
268 0x00000504, 0x0020);
271 [FRAG_OFFLOAD_EN] = BIT(0),
276 /* Bits 9-31 reserved */
279 REG_STRIDE_FIELDS(ENDP_INIT_CFG, endp_init_cfg, 0x00000808, 0x0070);
282 [NAT_EN] = GENMASK(1, 0),
283 /* Bits 2-31 reserved */
286 REG_STRIDE_FIELDS(ENDP_INIT_NAT, endp_init_nat, 0x0000080c, 0x0070);
289 [HDR_LEN] = GENMASK(5, 0),
298 [HDR_OFST_METADATA_MSB] = GENMASK(31, 30),
301 REG_STRIDE_FIELDS(ENDP_INIT_HDR, endp_init_hdr, 0x00000810, 0x0070);
304 [HDR_ENDIANNESS] = BIT(0),
310 /* Bits 14-15 reserved */
314 /* Bits 22-31 reserved */
317 REG_STRIDE_FIELDS(ENDP_INIT_HDR_EXT, endp_init_hdr_ext, 0x00000814, 0x0070);
320 0x00000818, 0x0070);
323 [ENDP_MODE] = GENMASK(2, 0),
326 /* Bits 9-11 reserved */
330 /* Bits 30-31 reserved */
333 REG_STRIDE_FIELDS(ENDP_INIT_MODE, endp_init_mode, 0x00000820, 0x0070);
336 [AGGR_EN] = GENMASK(1, 0),
347 /* Bits 28-31 reserved */
350 REG_STRIDE_FIELDS(ENDP_INIT_AGGR, endp_init_aggr, 0x00000824, 0x0070);
353 [HOL_BLOCK_EN] = BIT(0),
354 /* Bits 1-31 reserved */
358 0x0000082c, 0x0070);
361 [TIMER_LIMIT] = GENMASK(4, 0),
362 /* Bits 5-7 reserved */
364 /* Bits 9-31 reserved */
368 0x00000830, 0x0070);
371 [DEAGGR_HDR_LEN] = GENMASK(5, 0),
377 [MAX_PACKET_LEN] = GENMASK(31, 16),
380 REG_STRIDE_FIELDS(ENDP_INIT_DEAGGR, endp_init_deaggr, 0x00000834, 0x0070);
383 [ENDP_RSRC_GRP] = BIT(0),
384 /* Bits 1-31 reserved */
387 REG_STRIDE_FIELDS(ENDP_INIT_RSRC_GRP, endp_init_rsrc_grp, 0x00000838, 0x0070);
390 [SEQ_TYPE] = GENMASK(7, 0),
391 /* Bits 8-31 reserved */
394 REG_STRIDE_FIELDS(ENDP_INIT_SEQ, endp_init_seq, 0x0000083c, 0x0070);
397 [STATUS_EN] = BIT(0),
399 /* Bits 6-8 reserved */
401 /* Bits 10-31 reserved */
404 REG_STRIDE_FIELDS(ENDP_STATUS, endp_status, 0x00000840, 0x0070);
407 [FILTER_HASH_MSK_SRC_ID] = BIT(0),
414 [FILTER_HASH_MSK_ALL] = GENMASK(6, 0),
415 /* Bits 7-15 reserved */
424 /* Bits 23-31 reserved */
428 0x0000085c, 0x0070);
431 REG(IPA_IRQ_STTS, ipa_irq_stts, 0x00003008 + 0x1000 * GSI_EE_AP);
434 REG(IPA_IRQ_EN, ipa_irq_en, 0x0000300c + 0x1000 * GSI_EE_AP);
437 REG(IPA_IRQ_CLR, ipa_irq_clr, 0x00003010 + 0x1000 * GSI_EE_AP);
440 [UC_INTR] = BIT(0),
441 /* Bits 1-31 reserved */
444 REG_FIELDS(IPA_IRQ_UC, ipa_irq_uc, 0x0000301c + 0x1000 * GSI_EE_AP);
446 /* Valid bits defined by ipa->available */
448 0x00003030 + 0x1000 * GSI_EE_AP, 0x0004);
450 /* Valid bits defined by ipa->available */
452 0x00003034 + 0x1000 * GSI_EE_AP, 0x0004);
454 /* Valid bits defined by ipa->available */
456 0x00003038 + 0x1000 * GSI_EE_AP, 0x0004);