Lines Matching refs:base_flags

7789 				       u32 base_flags, u32 mss, u32 vlan)  in tigon3_dma_hwbug_workaround()  argument
7819 base_flags |= TXD_FLAG_END; in tigon3_dma_hwbug_workaround()
7826 new_skb->len, base_flags, in tigon3_dma_hwbug_workaround()
7895 u32 len, entry, base_flags, mss, vlan = 0; in tg3_start_xmit() local
7931 base_flags = 0; in tg3_start_xmit()
7968 base_flags |= (TXD_FLAG_CPU_PRE_DMA | in tg3_start_xmit()
7978 base_flags &= ~TXD_FLAG_TCPUDP_CSUM; in tg3_start_xmit()
7987 base_flags |= 0x00000010; in tg3_start_xmit()
7988 base_flags |= (hdr_len & 0x3e0) << 5; in tg3_start_xmit()
8004 base_flags |= tsflags << 12; in tg3_start_xmit()
8016 base_flags |= TXD_FLAG_TCPUDP_CSUM; in tg3_start_xmit()
8022 base_flags |= TXD_FLAG_JMB_PKT; in tg3_start_xmit()
8025 base_flags |= TXD_FLAG_VLAN; in tg3_start_xmit()
8032 base_flags |= TXD_FLAG_HWTSTAMP; in tg3_start_xmit()
8051 if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags | in tg3_start_xmit()
8082 len, base_flags | in tg3_start_xmit()
8112 base_flags, mss, vlan)) in tg3_start_xmit()
13377 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val; in tg3_run_loopback() local
13426 base_flags = (TXD_FLAG_CPU_PRE_DMA | in tg3_run_loopback()
13437 base_flags |= TXD_FLAG_TCPUDP_CSUM; in tg3_run_loopback()
13442 base_flags |= 0x00000010; in tg3_run_loopback()
13443 base_flags |= (hdr_len & 0x3e0) << 5; in tg3_run_loopback()
13450 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10); in tg3_run_loopback()
13460 base_flags |= TXD_FLAG_JMB_PKT; in tg3_run_loopback()
13485 base_flags | TXD_FLAG_END, mss, 0)) { in tg3_run_loopback()