Lines Matching refs:dd_dev_info

118 	dd_dev_info(dd, "UC base1: %p for %x\n", dd->kregbase1, RCV_ARRAY);  in hfi1_pcie_ddinit()
128 dd_dev_info(dd, "RcvArray count: %u\n", rcv_array_count); in hfi1_pcie_ddinit()
138 dd_dev_info(dd, "UC base2: %p for %x\n", dd->kregbase2, in hfi1_pcie_ddinit()
146 dd_dev_info(dd, "WC piobase: %p for %x\n", dd->piobase, TXE_PIO_SIZE); in hfi1_pcie_ddinit()
160 dd_dev_info(dd, "WC RcvArray: %p for %x\n", in hfi1_pcie_ddinit()
262 dd_dev_info(dd, in pcie_speeds()
274 dd_dev_info(dd, "Parent PCIe bridge does not support Gen3\n"); in pcie_speeds()
281 dd_dev_info(dd, "%s\n", dd->lbus_info); in pcie_speeds()
430 dd_dev_info(dd, "Enabling PCIe extended tags\n"); in tune_pcie_caps()
435 dd_dev_info(dd, "Unable to write to PCI config\n"); in tune_pcie_caps()
444 dd_dev_info(dd, "Parent not found\n"); in tune_pcie_caps()
448 dd_dev_info(dd, "Parent not root\n"); in tune_pcie_caps()
452 dd_dev_info(dd, "Parent is not PCI Express capable\n"); in tune_pcie_caps()
456 dd_dev_info(dd, "PCI device is not PCI Express capable\n"); in tune_pcie_caps()
520 dd_dev_info(dd, "State Normal, ignoring\n"); in pci_error_detected()
524 dd_dev_info(dd, "State Frozen, requesting reset\n"); in pci_error_detected()
531 dd_dev_info(dd, "State Permanent Failure, disabling\n"); in pci_error_detected()
541 dd_dev_info(dd, "HFI1 PCI errors detected (state %d)\n", in pci_error_detected()
559 dd_dev_info(dd, in pci_mmio_enabled()
571 dd_dev_info(dd, "HFI1 slot_reset function called, ignored\n"); in pci_slot_reset()
580 dd_dev_info(dd, "HFI1 resume function called\n"); in pci_resume()
976 dd_dev_info(dd, "%s: Skipping PCIe transition\n", __func__); in do_pcie_gen3_transition()
982 dd_dev_info(dd, "%s: PCIe already at gen%d, %s\n", __func__, in do_pcie_gen3_transition()
994 dd_dev_info(dd, "%s: No upstream, Can't do gen3 transition\n", in do_pcie_gen3_transition()
1029 dd_dev_info(dd, "%s: Disabled therm polling\n", in do_pcie_gen3_transition()
1038 dd_dev_info(dd, "%s: downloading firmware\n", __func__); in do_pcie_gen3_transition()
1047 dd_dev_info(dd, "%s: setting PCIe registers\n", __func__); in do_pcie_gen3_transition()
1130 dd_dev_info(dd, "%s: using EQ Pset %u\n", __func__, pset); in do_pcie_gen3_transition()
1140 dd_dev_info(dd, "%s: doing pcie post steps\n", __func__); in do_pcie_gen3_transition()
1184 dd_dev_info(dd, "%s: clearing ASPM\n", __func__); in do_pcie_gen3_transition()
1203 dd_dev_info(dd, "%s: setting parent target link speed\n", __func__); in do_pcie_gen3_transition()
1211 dd_dev_info(dd, "%s: ..old link control2: 0x%x\n", __func__, in do_pcie_gen3_transition()
1217 dd_dev_info(dd, "%s: ..new link control2: 0x%x\n", __func__, in do_pcie_gen3_transition()
1227 dd_dev_info(dd, "%s: ..target speed is OK\n", __func__); in do_pcie_gen3_transition()
1230 dd_dev_info(dd, "%s: setting target link speed\n", __func__); in do_pcie_gen3_transition()
1238 dd_dev_info(dd, "%s: ..old link control2: 0x%x\n", __func__, in do_pcie_gen3_transition()
1242 dd_dev_info(dd, "%s: ..new link control2: 0x%x\n", __func__, in do_pcie_gen3_transition()
1258 dd_dev_info(dd, "%s: arming gasket logic\n", __func__); in do_pcie_gen3_transition()
1274 dd_dev_info(dd, "%s: calling trigger_sbr\n", __func__); in do_pcie_gen3_transition()
1284 dd_dev_info(dd, in do_pcie_gen3_transition()
1291 dd_dev_info(dd, "%s: VendorID is all 1s after SBR\n", __func__); in do_pcie_gen3_transition()
1298 dd_dev_info(dd, "%s: calling restore_pci_variables\n", __func__); in do_pcie_gen3_transition()
1321 dd_dev_info(dd, "%s: gasket block status: 0x%llx\n", __func__, reg); in do_pcie_gen3_transition()
1343 dd_dev_info(dd, "%s: per-lane errors: 0x%x\n", __func__, reg32); in do_pcie_gen3_transition()
1367 dd_dev_info(dd, "%s: new speed and width: %s\n", __func__, in do_pcie_gen3_transition()
1388 dd_dev_info(dd, "%s: Re-enable therm polling\n", in do_pcie_gen3_transition()
1399 dd_dev_info(dd, "%s: done\n", __func__); in do_pcie_gen3_transition()