Lines Matching refs:REG_DEF
475 #define REG_DEF(reg) { \ macro
482 REG_DEF(CRTC0_CFG),
483 REG_DEF(CRTC0_FB_ORIGIN),
484 REG_DEF(CRTC0_DVO_CONF),
485 REG_DEF(CRTC0_HDISPLAY),
486 REG_DEF(CRTC0_HSYNC),
487 REG_DEF(CRTC0_VDISPLAY),
488 REG_DEF(CRTC0_VSYNC),
489 REG_DEF(CRTC0_GAMMA_INDEX),
490 REG_DEF(CRTC0_GAMMA_DATA),
491 REG_DEF(CRTC0_SYNC_DEVIATION),
492 REG_DEF(CRTC0_VSYNC_COUNTER),
493 REG_DEF(CRTC0_SCAN_POS),
494 REG_DEF(CRTC0_STRIDE),
495 REG_DEF(CRTC0_FB1_ADDR_HI),
496 REG_DEF(CRTC0_FB1_ADDR_LO),
497 REG_DEF(CRTC0_FB0_ADDR_HI),
498 REG_DEF(CRTC0_FB0_ADDR_LO),
499 REG_DEF(CURSOR0_CFG),
500 REG_DEF(CURSOR0_POSITION),
501 REG_DEF(CURSOR0_BG_COLOR),
502 REG_DEF(CURSOR0_FG_COLOR),
505 REG_DEF(CRTC1_CFG),
506 REG_DEF(CRTC1_FB_ORIGIN),
507 REG_DEF(CRTC1_DVO_CONF),
508 REG_DEF(CRTC1_HDISPLAY),
509 REG_DEF(CRTC1_HSYNC),
510 REG_DEF(CRTC1_VDISPLAY),
511 REG_DEF(CRTC1_VSYNC),
512 REG_DEF(CRTC1_GAMMA_INDEX),
513 REG_DEF(CRTC1_GAMMA_DATA),
514 REG_DEF(CRTC1_SYNC_DEVIATION),
515 REG_DEF(CRTC1_VSYNC_COUNTER),
516 REG_DEF(CRTC1_SCAN_POS),
517 REG_DEF(CRTC1_STRIDE),
518 REG_DEF(CRTC1_FB1_ADDR_HI),
519 REG_DEF(CRTC1_FB1_ADDR_LO),
520 REG_DEF(CRTC1_FB0_ADDR_HI),
521 REG_DEF(CRTC1_FB0_ADDR_LO),
522 REG_DEF(CURSOR1_CFG),
523 REG_DEF(CURSOR1_POSITION),
524 REG_DEF(CURSOR1_BG_COLOR),
525 REG_DEF(CURSOR1_FG_COLOR),