Lines Matching +full:sd +full:- +full:cd +full:- +full:pins
1 // SPDX-License-Identifier: GPL-2.0
5 * (C) Copyright 2020 - 2022, Xilinx, Inc.
6 * (C) Copyright 2022 - 2023, Advanced Micro Devices, Inc.
11 #include <dt-bindings/gpio/gpio.h>
12 #include <dt-bindings/net/ti-dp83867.h>
13 #include <dt-bindings/phy/phy.h>
14 #include <dt-bindings/pinctrl/pinctrl-zynqmp.h>
16 /dts-v1/;
19 &i2c1 { /* I2C_SCK C23/C24 - MIO from SOM */
20 #address-cells = <1>;
21 #size-cells = <0>;
22 pinctrl-names = "default", "gpio";
23 pinctrl-0 = <&pinctrl_i2c1_default>;
24 pinctrl-1 = <&pinctrl_i2c1_gpio>;
25 scl-gpios = <&gpio 24 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
26 sda-gpios = <&gpio 25 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
28 /* u14 - 0x40 - ina260 */
29 /* u43 - 0x2d - usb5744 */
30 /* u27 - 0xe0 - STDP4320 DP/HDMI splitter */
35 compatible = "fixed-clock";
36 #clock-cells = <0>;
37 clock-frequency = <125000000>;
41 compatible = "fixed-clock";
42 #clock-cells = <0>;
43 clock-frequency = <25000000>;
47 compatible = "fixed-clock";
48 #clock-cells = <0>;
49 clock-frequency = <48000000>;
53 compatible = "fixed-clock";
54 #clock-cells = <0>;
55 clock-frequency = <24000000>;
59 compatible = "fixed-clock";
60 #clock-cells = <0>;
61 clock-frequency = <26000000>;
65 compatible = "fixed-clock";
66 #clock-cells = <0>;
67 clock-frequency = <27000000>;
76 clock-names = "ref0", "ref1", "ref2";
81 phy-names = "dp-phy0", "dp-phy1";
83 assigned-clock-rates = <27000000>, <25000000>, <300000000>;
88 assigned-clock-rates = <600000000>;
93 pinctrl-names = "default";
94 pinctrl-0 = <&pinctrl_usb0_default>;
95 phy-names = "usb3-phy";
103 maximum-speed = "super-speed";
108 pinctrl-names = "default";
109 pinctrl-0 = <&pinctrl_sdhci1_default>;
111 * SD 3.0 requires level shifter and this property
115 no-1-8-v;
116 disable-wp;
117 xlnx,mio-bank = <1>;
118 clk-phase-sd-hs = <126>, <60>;
119 clk-phase-uhs-sdr25 = <120>, <60>;
120 clk-phase-uhs-ddr50 = <126>, <48>;
121 assigned-clock-rates = <187498123>;
122 bus-width = <4>;
127 pinctrl-names = "default";
128 pinctrl-0 = <&pinctrl_gem3_default>;
129 phy-handle = <&phy0>;
130 phy-mode = "rgmii-id";
131 assigned-clock-rates = <250000000>;
134 #address-cells = <1>;
135 #size-cells = <0>;
137 phy0: ethernet-phy@1 {
138 #phy-cells = <1>;
140 compatible = "ethernet-phy-id2000.a231";
141 ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>;
142 ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_75_NS>;
143 ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
144 ti,dp83867-rxctrl-strap-quirk;
145 reset-assert-us = <100>;
146 reset-deassert-us = <280>;
147 reset-gpios = <&gpio 38 GPIO_ACTIVE_LOW>;
155 pinctrl_uart1_default: uart1-default {
158 slew-rate = <SLEW_RATE_SLOW>;
159 power-source = <IO_STANDARD_LVCMOS18>;
160 drive-strength = <12>;
163 conf-rx {
164 pins = "MIO37";
165 bias-high-impedance;
168 conf-tx {
169 pins = "MIO36";
170 bias-disable;
179 pinctrl_i2c1_default: i2c1-default {
182 bias-pull-up;
183 slew-rate = <SLEW_RATE_SLOW>;
184 power-source = <IO_STANDARD_LVCMOS18>;
193 pinctrl_i2c1_gpio: i2c1-gpio {
196 slew-rate = <SLEW_RATE_SLOW>;
197 power-source = <IO_STANDARD_LVCMOS18>;
206 pinctrl_gem3_default: gem3-default {
209 slew-rate = <SLEW_RATE_SLOW>;
210 power-source = <IO_STANDARD_LVCMOS18>;
213 conf-rx {
214 pins = "MIO70", "MIO72", "MIO74";
215 bias-high-impedance;
216 low-power-disable;
219 conf-bootstrap {
220 pins = "MIO71", "MIO73", "MIO75";
221 bias-disable;
222 low-power-disable;
225 conf-tx {
226 pins = "MIO64", "MIO65", "MIO66",
228 bias-disable;
229 low-power-enable;
232 conf-mdio {
234 slew-rate = <SLEW_RATE_SLOW>;
235 power-source = <IO_STANDARD_LVCMOS18>;
236 bias-disable;
239 mux-mdio {
250 pinctrl_usb0_default: usb0-default {
253 power-source = <IO_STANDARD_LVCMOS18>;
256 conf-rx {
257 pins = "MIO52", "MIO53", "MIO55";
258 bias-high-impedance;
259 drive-strength = <12>;
260 slew-rate = <SLEW_RATE_FAST>;
263 conf-tx {
264 pins = "MIO54", "MIO56", "MIO57", "MIO58", "MIO59",
266 bias-disable;
267 drive-strength = <4>;
268 slew-rate = <SLEW_RATE_SLOW>;
277 pinctrl_sdhci1_default: sdhci1-default {
280 slew-rate = <SLEW_RATE_SLOW>;
281 power-source = <IO_STANDARD_LVCMOS18>;
282 bias-disable;
285 conf-cd {
287 bias-high-impedance;
288 bias-pull-up;
289 slew-rate = <SLEW_RATE_SLOW>;
290 power-source = <IO_STANDARD_LVCMOS18>;
293 mux-cd {
307 pinctrl-names = "default";
308 pinctrl-0 = <&pinctrl_uart1_default>;