Lines Matching +full:0 +full:x11000300

293 		#size-cells = <0>;
327 cpu0: cpu@0 {
330 reg = <0x000>;
353 reg = <0x001>;
376 reg = <0x002>;
399 reg = <0x003>;
422 reg = <0x100>;
445 reg = <0x101>;
468 reg = <0x102>;
491 reg = <0x103>;
517 arm,psci-suspend-param = <0x00010001>;
523 CLUSTER_SLEEP0: cluster-sleep-0 {
526 arm,psci-suspend-param = <0x01010001>;
534 arm,psci-suspend-param = <0x01010001>;
560 gpu_opp_table: opp-table-0 {
664 #clock-cells = <0>;
673 #clock-cells = <0>;
681 interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW 0>,
682 <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW 0>,
683 <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW 0>,
684 <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW 0>;
696 reg = <0 0x08000000 0 0x0010>;
707 reg = <0 0x0c000000 0 0x40000>, /* GICD */
708 <0 0x0c100000 0 0x200000>, /* GICR */
709 <0 0x0c400000 0 0x2000>, /* GICC */
710 <0 0x0c410000 0 0x1000>, /* GICH */
711 <0 0x0c420000 0 0x2000>; /* GICV */
713 interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
715 ppi_cluster0: interrupt-partition-0 {
726 reg = <0 0x0c530000 0 0x1000>;
736 reg = <0 0x0c530a80 0 0x50>;
741 reg = <0x0 0xd410000 0x0 0x1000>;
749 reg = <0x0 0xd510000 0x0 0x1000>;
757 reg = <0x0 0xd610000 0x0 0x1000>;
765 reg = <0x0 0xd710000 0x0 0x1000>;
773 reg = <0x0 0xd810000 0x0 0x1000>;
781 reg = <0x0 0xd910000 0x0 0x1000>;
789 reg = <0x0 0xda10000 0x0 0x1000>;
797 reg = <0x0 0xdb10000 0x0 0x1000>;
805 reg = <0 0x10000000 0 0x1000>;
811 reg = <0 0x10001000 0 0x1000>;
818 reg = <0 0x10003000 0 0x1000>;
824 reg = <0 0x10005000 0 0x1000>,
825 <0 0x11f20000 0 0x1000>,
826 <0 0x11e80000 0 0x1000>,
827 <0 0x11e70000 0 0x1000>,
828 <0 0x11e90000 0 0x1000>,
829 <0 0x11d30000 0 0x1000>,
830 <0 0x11d20000 0 0x1000>,
831 <0 0x11c50000 0 0x1000>,
832 <0 0x11f30000 0 0x1000>,
833 <0 0x1000b000 0 0x1000>;
840 gpio-ranges = <&pio 0 0 192>;
848 reg = <0 0x10006000 0 0x1000>;
854 #size-cells = <0>;
864 #power-domain-cells = <0>;
870 #power-domain-cells = <0>;
878 #size-cells = <0>;
884 #size-cells = <0>;
889 #power-domain-cells = <0>;
894 #power-domain-cells = <0>;
900 #power-domain-cells = <0>;
918 clock-names = "mm", "mm-0", "mm-1", "mm-2", "mm-3",
924 #size-cells = <0>;
937 clock-names = "cam", "cam-0", "cam-1",
942 #power-domain-cells = <0>;
950 clock-names = "isp", "isp-0", "isp-1";
953 #power-domain-cells = <0>;
959 #power-domain-cells = <0>;
965 #power-domain-cells = <0>;
978 clock-names = "vpu", "vpu1", "vpu-0", "vpu-1",
983 #size-cells = <0>;
991 #power-domain-cells = <0>;
999 #power-domain-cells = <0>;
1008 reg = <0 0x10007000 0 0x100>;
1014 reg = <0 0x1000c000 0 0x1000>;
1020 reg = <0 0x1000d000 0 0x1000>;
1030 reg = <0 0x10010000 0 0x1000>;
1039 reg = <0 0x10500000 0 0x80000>,
1040 <0 0x105c0000 0 0x19080>;
1052 reg = <0 0x10017000 0 0x1000>;
1059 reg = <0 0x10205000 0 0x1000>;
1068 reg = <0 0x10238000 0 0x4000>;
1078 reg = <0 0x11001000 0 0x1000>;
1088 reg = <0 0x11002000 0 0x1000>;
1098 reg = <0 0x11003000 0 0x1000>;
1108 reg = <0 0x11004000 0 0x1000>;
1117 reg = <0 0x11005000 0 0x1000>,
1118 <0 0x11000600 0 0x80>;
1125 #size-cells = <0>;
1131 reg = <0 0x11007000 0 0x1000>,
1132 <0 0x11000080 0 0x80>;
1139 #size-cells = <0>;
1145 reg = <0 0x11008000 0 0x1000>,
1146 <0 0x11000100 0 0x80>;
1154 #size-cells = <0>;
1160 reg = <0 0x11009000 0 0x1000>,
1161 <0 0x11000280 0 0x80>;
1169 #size-cells = <0>;
1176 #size-cells = <0>;
1177 reg = <0 0x1100a000 0 0x1000>;
1188 reg = <0 0x1100b000 0 0x1000>;
1201 reg = <0 0x1100b000 0 0x1000>;
1206 interrupts = <0 76 IRQ_TYPE_LEVEL_LOW>;
1217 thermal-sensors = <&thermal 0>;
1280 polling-delay-passive = <0>;
1281 polling-delay = <0>;
1289 polling-delay-passive = <0>;
1290 polling-delay = <0>;
1298 polling-delay-passive = <0>;
1299 polling-delay = <0>;
1307 polling-delay-passive = <0>;
1308 polling-delay = <0>;
1316 polling-delay-passive = <0>;
1317 polling-delay = <0>;
1325 polling-delay-passive = <0>;
1326 polling-delay = <0>;
1336 reg = <0 0x1100e000 0 0x1000>;
1347 reg = <0 0x11006000 0 0x1000>;
1361 reg = <0 0x1100f000 0 0x1000>,
1362 <0 0x11000400 0 0x80>;
1369 #size-cells = <0>;
1376 #size-cells = <0>;
1377 reg = <0 0x11010000 0 0x1000>;
1388 reg = <0 0x11011000 0 0x1000>,
1389 <0 0x11000480 0 0x80>;
1396 #size-cells = <0>;
1403 #size-cells = <0>;
1404 reg = <0 0x11012000 0 0x1000>;
1416 #size-cells = <0>;
1417 reg = <0 0x11013000 0 0x1000>;
1428 reg = <0 0x11014000 0 0x1000>,
1429 <0 0x11000180 0 0x80>;
1437 #size-cells = <0>;
1443 reg = <0 0x11015000 0 0x1000>,
1444 <0 0x11000300 0 0x80>;
1452 #size-cells = <0>;
1458 reg = <0 0x11016000 0 0x1000>,
1459 <0 0x11000500 0 0x80>;
1467 #size-cells = <0>;
1473 reg = <0 0x11017000 0 0x1000>,
1474 <0 0x11000580 0 0x80>;
1482 #size-cells = <0>;
1489 #size-cells = <0>;
1490 reg = <0 0x11018000 0 0x1000>;
1502 #size-cells = <0>;
1503 reg = <0 0x11019000 0 0x1000>;
1514 reg = <0 0x1101a000 0 0x1000>,
1515 <0 0x11000680 0 0x80>;
1522 #size-cells = <0>;
1528 reg = <0 0x1101b000 0 0x1000>,
1529 <0 0x11000700 0 0x80>;
1536 #size-cells = <0>;
1542 reg = <0 0x11201000 0 0x2e00>,
1543 <0 0x11203e00 0 0x0100>;
1551 mediatek,syscon-wakeup = <&pericfg 0x420 101>;
1560 reg = <0 0x11200000 0 0x1000>;
1572 reg = <0 0x11220000 0 0x1000>;
1670 reg = <0 0x11230000 0 0x1000>,
1671 <0 0x11f50000 0 0x1000>;
1682 reg = <0 0x11240000 0 0x1000>,
1683 <0 0x11e10000 0 0x1000>;
1694 reg = <0 0x11e50000 0 0x1000>;
1696 #clock-cells = <0>;
1697 #phy-cells = <0>;
1706 reg = <0 0x11f10000 0 0x1000>;
1710 reg = <0x180 0xc>;
1714 reg = <0x190 0xc>;
1718 reg = <0x580 0x64>;
1727 ranges = <0 0 0x11f40000 0x1000>;
1730 u2port0: usb-phy@0 {
1731 reg = <0x0 0x700>;
1740 reg = <0x0700 0x900>;
1750 reg = <0 0x13000000 0 0x1000>;
1756 reg = <0 0x13040000 0 0x4000>;
1776 reg = <0 0x14000000 0 0x1000>;
1779 mboxes = <&gce 0 CMDQ_THR_PRIO_HIGHEST>,
1781 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0 0x1000>;
1786 reg = <0 0x14001000 0 0x1000>;
1787 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x1000 0x1000>;
1794 mboxes = <&gce 20 CMDQ_THR_PRIO_LOWEST 0>,
1795 <&gce 21 CMDQ_THR_PRIO_LOWEST 0>;
1800 reg = <0 0x14003000 0 0x1000>;
1801 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x3000 0x1000>;
1809 reg = <0 0x14004000 0 0x1000>;
1810 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x4000 0x1000>;
1818 reg = <0 0x14005000 0 0x1000>;
1819 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x5000 0x1000>;
1829 reg = <0 0x14006000 0 0x1000>;
1830 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x6000 0x1000>;
1840 reg = <0 0x14008000 0 0x1000>;
1845 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x8000 0x1000>;
1850 reg = <0 0x14009000 0 0x1000>;
1855 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x9000 0x1000>;
1860 reg = <0 0x1400a000 0 0x1000>;
1865 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xa000 0x1000>;
1870 reg = <0 0x1400b000 0 0x1000>;
1876 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xb000 0x1000>;
1881 reg = <0 0x1400c000 0 0x1000>;
1887 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xc000 0x1000>;
1893 reg = <0 0x1400e000 0 0x1000>;
1897 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xe000 0x1000>;
1902 reg = <0 0x1400f000 0 0x1000>;
1906 mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xf000 0x1000>;
1911 reg = <0 0x14010000 0 0x1000>;
1915 mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0 0x1000>;
1920 reg = <0 0x14011000 0 0x1000>;
1924 mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x1000 0x1000>;
1929 reg = <0 0x14012000 0 0x1000>;
1933 mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x2000 0x1000>;
1938 reg = <0 0x14014000 0 0x1000>;
1952 reg = <0 0x14016000 0 0x1000>;
1957 mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x6000 0x1000>;
1962 reg = <0 0x14017000 0 0x1000>;
1972 reg = <0 0x14019000 0 0x1000>;
1983 reg = <0 0x1401c000 0 0x1000>;
1984 mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0xc000 0x1000>;
1992 reg = <0 0x15020000 0 0x1000>;
1998 reg = <0 0x15021000 0 0x1000>;
2008 reg = <0 0x1502f000 0 0x1000>;
2018 reg = <0 0x16000000 0 0x1000>;
2024 reg = <0 0x16010000 0 0x1000>;
2033 reg = <0 0x17000000 0 0x1000>;
2039 reg = <0 0x17010000 0 0x1000>;
2049 reg = <0 0x17030000 0 0x1000>;
2060 reg = <0 0x19000000 0 0x1000>;
2066 reg = <0 0x19010000 0 0x1000>;
2072 reg = <0 0x19180000 0 0x1000>;
2078 reg = <0 0x19280000 0 0x1000>;
2084 reg = <0 0x1a000000 0 0x1000>;
2090 reg = <0 0x1a001000 0 0x1000>;
2100 reg = <0 0x1a002000 0 0x1000>;