Lines Matching +full:sd +full:- +full:cd +full:- +full:pins

6  * SPDX-License-Identifier: (GPL-2.0 OR MIT)
9 /dts-v1/;
10 #include <dt-bindings/input/input.h>
11 #include <dt-bindings/gpio/gpio.h>
18 chassis-type = "embedded";
19 compatible = "mediatek,mt7622-rfb1", "mediatek,mt7622";
26 stdout-path = "serial0:115200n8";
32 proc-supply = <&mt6380_vcpu_reg>;
33 sram-supply = <&mt6380_vm_reg>;
37 proc-supply = <&mt6380_vcpu_reg>;
38 sram-supply = <&mt6380_vm_reg>;
42 gpio-keys {
43 compatible = "gpio-keys";
45 key-factory {
51 key-wps {
62 reg_1p8v: regulator-1p8v {
63 compatible = "regulator-fixed";
64 regulator-name = "fixed-1.8V";
65 regulator-min-microvolt = <1800000>;
66 regulator-max-microvolt = <1800000>;
67 regulator-always-on;
70 reg_3p3v: regulator-3p3v {
71 compatible = "regulator-fixed";
72 regulator-name = "fixed-3.3V";
73 regulator-min-microvolt = <3300000>;
74 regulator-max-microvolt = <3300000>;
75 regulator-boot-on;
76 regulator-always-on;
79 reg_5v: regulator-5v {
80 compatible = "regulator-fixed";
81 regulator-name = "fixed-5V";
82 regulator-min-microvolt = <5000000>;
83 regulator-max-microvolt = <5000000>;
84 regulator-boot-on;
85 regulator-always-on;
98 pinctrl-names = "default";
99 pinctrl-0 = <&irrx_pins>;
104 pinctrl-names = "default";
105 pinctrl-0 = <&eth_pins>;
109 compatible = "mediatek,eth-mac";
111 phy-mode = "2500base-x";
113 fixed-link {
115 full-duplex;
120 mdio-bus {
121 #address-cells = <1>;
122 #size-cells = <0>;
127 reset-gpios = <&pio 54 0>;
130 #address-cells = <1>;
131 #size-cells = <0>;
162 phy-mode = "2500base-x";
164 fixed-link {
166 full-duplex;
177 pinctrl-names = "default";
178 pinctrl-0 = <&i2c1_pins>;
183 pinctrl-names = "default";
184 pinctrl-0 = <&i2c2_pins>;
189 pinctrl-names = "default", "state_uhs";
190 pinctrl-0 = <&emmc_pins_default>;
191 pinctrl-1 = <&emmc_pins_uhs>;
193 bus-width = <8>;
194 max-frequency = <50000000>;
195 cap-mmc-highspeed;
196 mmc-hs200-1_8v;
197 vmmc-supply = <&reg_3p3v>;
198 vqmmc-supply = <&reg_1p8v>;
199 assigned-clocks = <&topckgen CLK_TOP_MSDC30_0_SEL>;
200 assigned-clock-parents = <&topckgen CLK_TOP_UNIV48M>;
201 non-removable;
205 pinctrl-names = "default", "state_uhs";
206 pinctrl-0 = <&sd0_pins_default>;
207 pinctrl-1 = <&sd0_pins_uhs>;
209 bus-width = <4>;
210 max-frequency = <50000000>;
211 cap-sd-highspeed;
212 cd-gpios = <&pio 81 GPIO_ACTIVE_LOW>;
213 vmmc-supply = <&reg_3p3v>;
214 vqmmc-supply = <&reg_3p3v>;
215 assigned-clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>;
216 assigned-clock-parents = <&topckgen CLK_TOP_UNIV48M>;
220 pinctrl-names = "default";
221 pinctrl-0 = <&parallel_nand_pins>;
226 pinctrl-names = "default";
227 pinctrl-0 = <&spi_nor_pins>;
231 compatible = "jedec,spi-nor";
237 pinctrl-names = "default";
238 pinctrl-0 = <&pcie0_pins>;
244 emmc_pins_default: emmc-pins-default {
251 * "NRB","NCLE" pins are used as DAT0,DAT1,DAT2,DAT3,DAT4,
254 conf-cmd-dat {
255 pins = "NDL0", "NDL1", "NDL2",
258 input-enable;
259 bias-pull-up;
262 conf-clk {
263 pins = "NCLE";
264 bias-pull-down;
268 emmc_pins_uhs: emmc-pins-uhs {
274 conf-cmd-dat {
275 pins = "NDL0", "NDL1", "NDL2",
278 input-enable;
279 drive-strength = <4>;
280 bias-pull-up;
283 conf-clk {
284 pins = "NCLE";
285 drive-strength = <4>;
286 bias-pull-down;
290 eth_pins: eth-pins {
297 i2c1_pins: i2c1-pins {
304 i2c2_pins: i2c2-pins {
311 i2s1_pins: i2s1-pins {
320 pins = "I2S1_IN", "I2S1_OUT", "I2S_BCLK",
322 drive-strength = <12>;
323 bias-pull-down;
327 irrx_pins: irrx-pins {
334 irtx_pins: irtx-pins {
342 parallel_nand_pins: parallel-nand-pins {
349 pcie0_pins: pcie0-pins {
358 pcie1_pins: pcie1-pins {
367 pmic_bus_pins: pmic-bus-pins {
374 pwm7_pins: pwm1-2-pins {
381 wled_pins: wled-pins {
388 sd0_pins_default: sd0-pins-default {
390 function = "sd";
396 * DAT2, DAT3, CMD, CLK for SD respectively.
398 conf-cmd-data {
399 pins = "I2S2_OUT", "I2S4_IN", "I2S3_IN",
401 input-enable;
402 drive-strength = <8>;
403 bias-pull-up;
405 conf-clk {
406 pins = "I2S3_OUT";
407 drive-strength = <12>;
408 bias-pull-down;
410 conf-cd {
411 pins = "TXD3";
412 bias-pull-up;
416 sd0_pins_uhs: sd0-pins-uhs {
418 function = "sd";
422 conf-cmd-data {
423 pins = "I2S2_OUT", "I2S4_IN", "I2S3_IN",
425 input-enable;
426 bias-pull-up;
429 conf-clk {
430 pins = "I2S3_OUT";
431 bias-pull-down;
435 /* Serial NAND is shared pin with SPI-NOR */
436 serial_nand_pins: serial-nand-pins {
443 spic0_pins: spic0-pins {
450 spic1_pins: spic1-pins {
457 /* SPI-NOR is shared pin with serial NAND */
458 spi_nor_pins: spi-nor-pins {
465 /* serial NAND is shared pin with SPI-NOR */
466 serial_nand_pins: serial-nand-pins {
473 uart0_pins: uart0-pins {
480 uart2_pins: uart2-pins {
487 watchdog_pins: watchdog-pins {
494 wmac_pins: wmac-pins {
506 pinctrl-names = "default";
507 pinctrl-0 = <&pwm7_pins>;
512 pinctrl-names = "default";
513 pinctrl-0 = <&pmic_bus_pins>;
527 pinctrl-names = "default";
528 pinctrl-0 = <&spic0_pins>;
533 pinctrl-names = "default";
534 pinctrl-0 = <&spic1_pins>;
539 vusb33-supply = <&reg_3p3v>;
540 vbus-supply = <&reg_5v>;
549 pinctrl-names = "default";
550 pinctrl-0 = <&uart0_pins>;
555 pinctrl-names = "default";
556 pinctrl-0 = <&uart2_pins>;
561 pinctrl-names = "default";
562 pinctrl-0 = <&watchdog_pins>;
567 pinctrl-names = "default";
568 pinctrl-0 = <&wmac_pins>;