Lines Matching refs:write_aux_reg
221 write_aux_reg(aux_tag, paddr); in __cache_line_loop_v3()
231 write_aux_reg(ARC_REG_IC_PTAG_HI, (u64)paddr >> 32); in __cache_line_loop_v3()
235 write_aux_reg(aux_tag, paddr); in __cache_line_loop_v3()
239 write_aux_reg(aux_cmd, vaddr); in __cache_line_loop_v3()
286 write_aux_reg(ARC_REG_IC_PTAG_HI, (u64)paddr >> 32); in __cache_line_loop_v4()
288 write_aux_reg(ARC_REG_DC_PTAG_HI, (u64)paddr >> 32); in __cache_line_loop_v4()
292 write_aux_reg(aux_cmd, paddr); in __cache_line_loop_v4()
332 write_aux_reg(ARC_REG_IC_PTAG_HI, (u64)paddr >> 32); in __cache_line_loop_v4()
334 write_aux_reg(ARC_REG_DC_PTAG_HI, (u64)paddr >> 32); in __cache_line_loop_v4()
338 write_aux_reg(e, paddr + sz); /* ENDR is exclusive */ in __cache_line_loop_v4()
339 write_aux_reg(s, paddr); in __cache_line_loop_v4()
372 write_aux_reg(ctl, read_aux_reg(ctl) | DC_CTRL_INV_MODE_FLUSH); in __before_dc_op()
396 write_aux_reg(ctl, val); in __before_dc_op()
414 write_aux_reg(ctl, reg & ~DC_CTRL_INV_MODE_FLUSH); in __after_dc_op()
435 write_aux_reg(aux, 0x1); in __dc_entire_op()
445 write_aux_reg(r, read_aux_reg(r) | DC_CTRL_DIS); in __dc_disable()
452 write_aux_reg(r, read_aux_reg(r) & ~DC_CTRL_DIS); in __dc_enable()
492 write_aux_reg(ARC_REG_IC_IVIC, 1); in __ic_entire_inv()
583 write_aux_reg(ARC_REG_SLC_CTRL, ctrl); in slc_op_rgn()
592 write_aux_reg(ARC_REG_SLC_RGN_END1, upper_32_bits(end)); in slc_op_rgn()
594 write_aux_reg(ARC_REG_SLC_RGN_END, lower_32_bits(end)); in slc_op_rgn()
597 write_aux_reg(ARC_REG_SLC_RGN_START1, upper_32_bits(paddr)); in slc_op_rgn()
599 write_aux_reg(ARC_REG_SLC_RGN_START, lower_32_bits(paddr)); in slc_op_rgn()
637 write_aux_reg(ARC_REG_SLC_CTRL, ctrl); in slc_op_line()
647 write_aux_reg(cmd, paddr); in slc_op_line()
673 write_aux_reg(r, ctrl); in slc_entire_op()
676 write_aux_reg(ARC_REG_SLC_INVALIDATE, 0x1); in slc_entire_op()
678 write_aux_reg(ARC_REG_SLC_FLUSH, 0x1); in slc_entire_op()
692 write_aux_reg(r, read_aux_reg(r) | SLC_CTRL_DIS); in arc_slc_disable()
699 write_aux_reg(r, read_aux_reg(r) & ~SLC_CTRL_DIS); in arc_slc_enable()
1087 write_aux_reg(ARC_REG_IO_COH_AP0_SIZE, order_base_2(mem_sz >> 10) - 2); in arc_ioc_setup()
1095 write_aux_reg(ARC_REG_IO_COH_AP0_BASE, ioc_base >> 12); in arc_ioc_setup()
1096 write_aux_reg(ARC_REG_IO_COH_PARTIAL, ARC_IO_COH_PARTIAL_BIT); in arc_ioc_setup()
1097 write_aux_reg(ARC_REG_IO_COH_ENABLE, ARC_IO_COH_ENABLE_BIT); in arc_ioc_setup()
1208 write_aux_reg(ARC_REG_IC_PTAG_HI, 0); in arc_cache_init()
1211 write_aux_reg(ARC_REG_DC_PTAG_HI, 0); in arc_cache_init()
1214 write_aux_reg(ARC_REG_SLC_RGN_END1, 0); in arc_cache_init()
1215 write_aux_reg(ARC_REG_SLC_RGN_START1, 0); in arc_cache_init()