Lines Matching +full:front +full:- +full:end

3front end is resteered, mainly when the BPU cannot provide a correct prediction and this is correc…
9 …"PublicDescription": "Counts the number of times the front-end is resteered when it finds a branch…
15 "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE transitions count.",
23 …"PublicDescription": "Counts the number of Decode Stream Buffer (DSB a.k.a. Uop Cache)-to-MITE spe…
29 "BriefDescription": "DSB-to-MITE switch true penalty cycles.",
35 …"PublicDescription": "Decode Stream Buffer (DSB) is a Uop-cache that holds translations of previou…
50 …Instructions that experienced DSB (Decode stream buffer i.e. the decoded instruction-cache) miss.",
65 …e stream buffer i.e. the decoded instruction-cache) miss. Critical means stalls were exposed to th…
116 "BriefDescription": "Retired instructions after front-end starvation of at least 1 cycle",
125 …ter an interval where the front-end delivered no uops for a period of at least 1 cycle which was n…
131 … after an interval where the front-end delivered no uops for a period of 128 cycles which was not …
140 … after an interval where the front-end delivered no uops for a period of 128 cycles which was not …
146 …d after an interval where the front-end delivered no uops for a period of 16 cycles which was not …
155 …ons that are delivered to the back-end after a front-end stall of at least 16 cycles. During this …
161 "BriefDescription": "Retired instructions after front-end starvation of at least 2 cycles",
170 …ter an interval where the front-end delivered no uops for a period of at least 2 cycles which was …
176 … after an interval where the front-end delivered no uops for a period of 256 cycles which was not …
185 … after an interval where the front-end delivered no uops for a period of 256 cycles which was not …
191 …ter an interval where the front-end had at least 1 bubble-slot for a period of 2 cycles which was …
200 …delivered to the back-end after the front-end had at least 1 bubble-slot for a period of 2 cycles.…
206 …d after an interval where the front-end delivered no uops for a period of 32 cycles which was not …
215 …ons that are delivered to the back-end after a front-end stall of at least 32 cycles. During this …
221 …d after an interval where the front-end delivered no uops for a period of 4 cycles which was not i…
230 …d after an interval where the front-end delivered no uops for a period of 4 cycles which was not i…
236 … after an interval where the front-end delivered no uops for a period of 512 cycles which was not …
245 … after an interval where the front-end delivered no uops for a period of 512 cycles which was not …
251 …d after an interval where the front-end delivered no uops for a period of 64 cycles which was not …
260 …d after an interval where the front-end delivered no uops for a period of 64 cycles which was not …
266 …d after an interval where the front-end delivered no uops for a period of 8 cycles which was not i…
275 …ions that are delivered to the back-end after a front-end stall of at least 8 cycles. During this …
308 …etch tag lookups that hit in the instruction cache (L1I). Counts at 64-byte cache-line granularity…
314 …etch tag lookups that hit in the instruction cache (L1I). Counts at 64-byte cache-line granularity…
320 …tch tag lookups that miss in the instruction cache (L1I). Counts at 64-byte cache-line granularity…
326 …tch tag lookups that miss in the instruction cache (L1I). Counts at 64-byte cache-line granularity…
465 … to by the Instruction Decode Queue (IDQ) to the back-end of the pipeline when there was no back-e…
478 …red by the Instruction Decode Queue (IDQ) to the back-end of the pipeline when there was no back-e…
484 …n": "Cycles when optimal number of uops was delivered to the back-end when the back-end is not sta…
492 …red by the Instruction Decode Queue (IDQ) to the back-end of the pipeline when there was no back-e…