Lines Matching +full:mixed +full:- +full:burst

1 /* SPDX-License-Identifier: GPL-2.0-or-later */
3 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
18 * typedef dma_cookie_t - an opaque DMA cookie
31 * enum dma_status - DMA transaction status
46 * enum dma_transaction_type - DMA transaction types/indexes
73 * enum dma_transfer_direction - dma transfer mode and direction indicator
89 * ----------------------------
91 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
96 * it is to be repeated and other per-transfer attributes.
103 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
111 * struct data_chunk - Element of scatter-gather list that makes a frame.
133 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
164 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
166 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
168 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
171 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
172 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
173 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
176 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
208 * enum sum_check_bits - bit position of pq_check_flags
216 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
217 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
218 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
227 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
233 * enum dma_desc_metadata_mode - per descriptor metadata mode types supported
234 * @DESC_METADATA_CLIENT - the metadata buffer is allocated/provided by the
239 * - DMA_MEM_TO_DEV / DEV_MEM_TO_MEM:
245 * - DMA_DEV_TO_MEM:
253 * @DESC_METADATA_ENGINE - the metadata buffer is allocated/managed by the DMA
264 * - DMA_MEM_TO_DEV / DEV_MEM_TO_MEM:
272 * - DMA_DEV_TO_MEM:
289 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
300 * struct dma_router - DMA router structure
310 * struct dma_chan - devices supply DMA channels, clients use them
321 * @local: per-cpu pointer to a struct dma_chan_percpu
323 * @table_count: number of appearances in the mem-to-mem allocation table
326 * @private: private data for certain client-channel associations
355 * struct dma_chan_dev - relate sysfs device node to backing channel device
359 * @chan_dma_dev: The channel is using custom/different dma-mapping
370 * enum dma_slave_buswidth - defines bus width of the DMA slave
387 * struct dma_slave_config - dma slave channel runtime config
407 * in one burst to the device. Typically something like half the
453 * enum dma_residue_granularity - Granularity of the reported transfer residue
463 * the hardware supports scatter-gather and the segment descriptor has a field
467 * burst. This is typically only supported if the hardware has a progress
479 * struct dma_slave_caps - expose capabilities of a slave channel only
488 * @min_burst: min burst capability per-transfer
489 * @max_burst: max burst capability per-transfer
490 * @max_sg_burst: max number of SG list entries executed in a single burst
517 return dev_name(&chan->dev->device); in dma_chan_name()
523 * typedef dma_filter_fn - callback filter for dma_request_channel
529 * being returned. Where 'suitable' indicates a non-busy channel that
580 * struct dma_async_tx_descriptor - async transaction descriptor
581 * ---dma generic offload fields---
582 * @cookie: tracking cookie for this transaction, set to -EBUSY if
592 * @desc_metadata_mode: core managed metadata mode to protect mixed use of
597 * ---async_tx api specific fields---
626 kref_get(&unmap->kref); in dma_set_unmap()
627 tx->unmap = unmap; in dma_set_unmap()
650 if (!tx->unmap) in dma_descriptor_unmap()
653 dmaengine_unmap_put(tx->unmap); in dma_descriptor_unmap()
654 tx->unmap = NULL; in dma_descriptor_unmap()
686 spin_lock_bh(&txd->lock); in txd_lock()
690 spin_unlock_bh(&txd->lock); in txd_unlock()
694 txd->next = next; in txd_chain()
695 next->parent = txd; in txd_chain()
699 txd->parent = NULL; in txd_clear_parent()
703 txd->next = NULL; in txd_clear_next()
707 return txd->parent; in txd_parent()
711 return txd->next; in txd_next()
716 * struct dma_tx_state - filled in to report the status of
733 * enum dmaengine_alignment - defines alignment of the DMA async tx
749 * struct dma_slave_map - associates slave device and it's slave channel with
762 * struct dma_filter - information for slave device/channel to filter_fn/param
775 * struct dma_device - info on the entity supplying DMA services
784 * @max_pq: maximum number of PQ sources and PQ-continue capability
800 * @min_burst: min burst capability per-transfer
801 * @max_burst: max burst capability per-transfer
802 * @max_sg_burst: max number of SG list entries executed in a single burst
826 * with per-channel specific ones
949 if (chan->device->device_config) in dmaengine_slave_config()
950 return chan->device->device_config(chan, config); in dmaengine_slave_config()
952 return -ENOSYS; in dmaengine_slave_config()
969 if (!chan || !chan->device || !chan->device->device_prep_slave_sg) in dmaengine_prep_slave_single()
972 return chan->device->device_prep_slave_sg(chan, &sg, 1, in dmaengine_prep_slave_single()
980 if (!chan || !chan->device || !chan->device->device_prep_slave_sg) in dmaengine_prep_slave_sg()
983 return chan->device->device_prep_slave_sg(chan, sgl, sg_len, in dmaengine_prep_slave_sg()
994 if (!chan || !chan->device || !chan->device->device_prep_slave_sg) in dmaengine_prep_rio_sg()
997 return chan->device->device_prep_slave_sg(chan, sgl, sg_len, in dmaengine_prep_rio_sg()
1007 if (!chan || !chan->device || !chan->device->device_prep_dma_cyclic) in dmaengine_prep_dma_cyclic()
1010 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len, in dmaengine_prep_dma_cyclic()
1018 if (!chan || !chan->device || !chan->device->device_prep_interleaved_dma) in dmaengine_prep_interleaved_dma()
1021 !test_bit(DMA_REPEAT, chan->device->cap_mask.bits)) in dmaengine_prep_interleaved_dma()
1024 return chan->device->device_prep_interleaved_dma(chan, xt, flags); in dmaengine_prep_interleaved_dma()
1028 * dmaengine_prep_dma_memset() - Prepare a DMA memset descriptor.
1039 if (!chan || !chan->device || !chan->device->device_prep_dma_memset) in dmaengine_prep_dma_memset()
1042 return chan->device->device_prep_dma_memset(chan, dest, value, in dmaengine_prep_dma_memset()
1050 if (!chan || !chan->device || !chan->device->device_prep_dma_memcpy) in dmaengine_prep_dma_memcpy()
1053 return chan->device->device_prep_dma_memcpy(chan, dest, src, in dmaengine_prep_dma_memcpy()
1063 return !!(chan->device->desc_metadata_modes & mode); in dmaengine_is_metadata_mode_supported()
1077 return -EINVAL; in dmaengine_desc_attach_metadata()
1088 return -EINVAL; in dmaengine_desc_set_metadata_len()
1093 * dmaengine_terminate_all() - Terminate all active DMA transfers
1101 if (chan->device->device_terminate_all) in dmaengine_terminate_all()
1102 return chan->device->device_terminate_all(chan); in dmaengine_terminate_all()
1104 return -ENOSYS; in dmaengine_terminate_all()
1108 * dmaengine_terminate_async() - Terminate all active DMA transfers
1130 if (chan->device->device_terminate_all) in dmaengine_terminate_async()
1131 return chan->device->device_terminate_all(chan); in dmaengine_terminate_async()
1133 return -EINVAL; in dmaengine_terminate_async()
1137 * dmaengine_synchronize() - Synchronize DMA channel termination
1150 * This function must only be called from non-atomic context and must not be
1158 if (chan->device->device_synchronize) in dmaengine_synchronize()
1159 chan->device->device_synchronize(chan); in dmaengine_synchronize()
1163 * dmaengine_terminate_sync() - Terminate all active DMA transfers
1172 * This function must only be called from non-atomic context and must not be
1191 if (chan->device->device_pause) in dmaengine_pause()
1192 return chan->device->device_pause(chan); in dmaengine_pause()
1194 return -ENOSYS; in dmaengine_pause()
1199 if (chan->device->device_resume) in dmaengine_resume()
1200 return chan->device->device_resume(chan); in dmaengine_resume()
1202 return -ENOSYS; in dmaengine_resume()
1208 return chan->device->device_tx_status(chan, cookie, state); in dmaengine_tx_status()
1213 return desc->tx_submit(desc); in dmaengine_submit()
1219 return !(((1 << align) - 1) & (off1 | off2 | len)); in dmaengine_check_align()
1225 return dmaengine_check_align(dev->copy_align, off1, off2, len); in is_dma_copy_aligned()
1231 return dmaengine_check_align(dev->xor_align, off1, off2, len); in is_dma_xor_aligned()
1237 return dmaengine_check_align(dev->pq_align, off1, off2, len); in is_dma_pq_aligned()
1243 return dmaengine_check_align(dev->fill_align, off1, off2, len); in is_dma_fill_aligned()
1249 dma->max_pq = maxpq; in dma_set_maxpq()
1251 dma->max_pq |= DMA_HAS_PQ_CONTINUE; in dma_set_maxpq()
1268 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE; in dma_dev_has_pq_continue()
1273 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE; in dma_dev_to_maxpq()
1276 /* dma_maxpq - reduce maxpq in the face of continued operations
1277 * @dma - dma device with PQ capability
1278 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
1294 return dma_dev_to_maxpq(dma) - 1; in dma_maxpq()
1296 return dma_dev_to_maxpq(dma) - 3; in dma_maxpq()
1316 return dmaengine_get_icg(xt->dst_inc, xt->dst_sgl, in dmaengine_get_dst_icg()
1317 chunk->icg, chunk->dst_icg); in dmaengine_get_dst_icg()
1323 return dmaengine_get_icg(xt->src_inc, xt->src_sgl, in dmaengine_get_src_icg()
1324 chunk->icg, chunk->src_icg); in dmaengine_get_src_icg()
1327 /* --- public DMA engine API --- */
1367 tx->flags |= DMA_CTRL_ACK; in async_tx_ack()
1372 tx->flags &= ~DMA_CTRL_ACK; in async_tx_clear_ack()
1377 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK; in async_tx_test_ack()
1384 set_bit(tx_type, dstp->bits); in __dma_cap_set()
1391 clear_bit(tx_type, dstp->bits); in __dma_cap_clear()
1397 bitmap_zero(dstp->bits, DMA_TX_TYPE_END); in __dma_cap_zero()
1404 return test_bit(tx_type, srcp->bits); in __dma_has_cap()
1411 * dma_async_issue_pending - flush pending transactions to HW
1419 chan->device->device_issue_pending(chan); in dma_async_issue_pending()
1423 * dma_async_is_tx_complete - poll for transaction completion
1431 * the status of multiple cookies without re-checking hardware state.
1439 status = chan->device->device_tx_status(chan, cookie, &state); in dma_async_is_tx_complete()
1448 * dma_async_is_complete - test a cookie against chan state
1475 st->last = last; in dma_set_tx_state()
1476 st->used = used; in dma_set_tx_state()
1477 st->residue = residue; in dma_set_tx_state()
1520 return ERR_PTR(-ENODEV); in dma_request_chan()
1525 return ERR_PTR(-ENODEV); in dma_request_chan_by_mask()
1533 return -ENXIO; in dma_get_slave_caps()
1542 ret = dma_get_slave_caps(tx->chan, &caps); in dmaengine_desc_set_reuse()
1547 return -EPERM; in dmaengine_desc_set_reuse()
1549 tx->flags |= DMA_CTRL_REUSE; in dmaengine_desc_set_reuse()
1555 tx->flags &= ~DMA_CTRL_REUSE; in dmaengine_desc_clear_reuse()
1560 return (tx->flags & DMA_CTRL_REUSE) == DMA_CTRL_REUSE; in dmaengine_desc_test_reuse()
1567 return -EPERM; in dmaengine_desc_free()
1569 return desc->desc_free(desc); in dmaengine_desc_free()
1572 /* --- DMA device --- */
1630 if (chan->dev->chan_dma_dev) in dmaengine_get_dma_device()
1631 return &chan->dev->device; in dmaengine_get_dma_device()
1633 return chan->device->dev; in dmaengine_get_dma_device()