Lines Matching refs:sci_getreg
497 #define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset]) macro
507 const struct plat_sci_reg *reg = sci_getreg(p, offset); in sci_serial_in()
521 const struct plat_sci_reg *reg = sci_getreg(p, offset); in sci_serial_out()
747 } else if (sci_getreg(port, SCSPTR)->size) { in sci_init_pins()
768 reg = sci_getreg(port, SCTFDR); in sci_txfill()
772 reg = sci_getreg(port, SCFDR); in sci_txfill()
790 reg = sci_getreg(port, SCRFDR); in sci_rxfill()
794 reg = sci_getreg(port, SCFDR); in sci_rxfill()
973 reg = sci_getreg(port, s->params->overrun_reg); in sci_handle_fifo_overrun()
1027 if (sci_getreg(port, HSRTRGR)->size) { in scif_set_rtrg()
1078 if (sci_getreg(port, HSRTRGR)->size) in scif_rtrg_enabled()
1538 (sci_getreg(port, SCxTDR)->offset << port->regshift); in sci_request_dma_chan()
1542 (sci_getreg(port, SCxRDR)->offset << port->regshift); in sci_request_dma_chan()
1808 else if (sci_getreg(port, s->params->overrun_reg)->size) in sci_mpxed_interrupt()
2007 } else if (sci_getreg(port, SCSPTR)->size) { in sci_set_rts()
2024 } else if (sci_getreg(port, SCSPTR)->size) { in sci_get_cts()
2054 reg = sci_getreg(port, SCFCR); in sci_set_mctrl()
2126 if (!sci_getreg(port, SCSPTR)->size) { in sci_break_ctl()
2340 reg = sci_getreg(port, SCFCR); in sci_reset()
2347 if (sci_getreg(port, SCLSR)->size) { in sci_reset()
2434 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) { in sci_set_termios()
2450 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) { in sci_set_termios()
2487 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) { in sci_set_termios()
2501 if (sci_getreg(port, SEMR)->size) in sci_set_termios()
2520 if (sci_getreg(port, HSSRR)->size) { in sci_set_termios()
2559 reg = sci_getreg(port, SCFCR); in sci_set_termios()